Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
253 |
253 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
| T20 |
1 |
1 |
0 |
0 |
| T25 |
1 |
1 |
0 |
0 |
| T26 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4175807 |
4116675 |
0 |
0 |
| T14 |
110 |
18 |
0 |
0 |
| T15 |
21673 |
21595 |
0 |
0 |
| T16 |
94 |
17 |
0 |
0 |
| T17 |
55217 |
54551 |
0 |
0 |
| T18 |
6037 |
5987 |
0 |
0 |
| T19 |
21742 |
20891 |
0 |
0 |
| T20 |
38699 |
37587 |
0 |
0 |
| T25 |
60714 |
60602 |
0 |
0 |
| T26 |
98 |
16 |
0 |
0 |
| T27 |
10955 |
10901 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4175807 |
4113643 |
0 |
745 |
| T14 |
110 |
15 |
0 |
3 |
| T15 |
21673 |
21578 |
0 |
3 |
| T16 |
94 |
14 |
0 |
3 |
| T17 |
55217 |
54524 |
0 |
3 |
| T18 |
6037 |
5984 |
0 |
3 |
| T19 |
21742 |
20858 |
0 |
3 |
| T20 |
38699 |
37542 |
0 |
3 |
| T25 |
60714 |
60587 |
0 |
3 |
| T26 |
98 |
13 |
0 |
3 |
| T27 |
10955 |
10898 |
0 |
3 |