Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
255 |
255 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
| T20 |
1 |
1 |
0 |
0 |
| T21 |
1 |
1 |
0 |
0 |
| T22 |
1 |
1 |
0 |
0 |
| T23 |
1 |
1 |
0 |
0 |
| T24 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3640447 |
3580821 |
0 |
0 |
| T18 |
76 |
17 |
0 |
0 |
| T19 |
14487 |
14395 |
0 |
0 |
| T20 |
27444 |
26783 |
0 |
0 |
| T21 |
7485 |
7393 |
0 |
0 |
| T22 |
5803 |
5718 |
0 |
0 |
| T23 |
7605 |
7507 |
0 |
0 |
| T24 |
6520 |
5985 |
0 |
0 |
| T29 |
79 |
21 |
0 |
0 |
| T32 |
3877 |
3792 |
0 |
0 |
| T33 |
2173 |
2084 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3640447 |
3577796 |
0 |
752 |
| T18 |
76 |
14 |
0 |
3 |
| T19 |
14487 |
14377 |
0 |
3 |
| T20 |
27444 |
26761 |
0 |
3 |
| T21 |
7485 |
7390 |
0 |
3 |
| T22 |
5803 |
5715 |
0 |
3 |
| T23 |
7605 |
7504 |
0 |
3 |
| T24 |
6520 |
5964 |
0 |
3 |
| T29 |
79 |
18 |
0 |
3 |
| T32 |
3877 |
3789 |
0 |
3 |
| T33 |
2173 |
2081 |
0 |
3 |