Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
255 |
255 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3095811 |
3034930 |
0 |
0 |
| T1 |
89 |
15 |
0 |
0 |
| T2 |
115 |
16 |
0 |
0 |
| T3 |
5597 |
5500 |
0 |
0 |
| T4 |
5449 |
5360 |
0 |
0 |
| T5 |
7801 |
7745 |
0 |
0 |
| T6 |
20374 |
19358 |
0 |
0 |
| T7 |
8990 |
8934 |
0 |
0 |
| T8 |
87 |
23 |
0 |
0 |
| T9 |
8023 |
7948 |
0 |
0 |
| T10 |
48589 |
47750 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3095811 |
3031796 |
0 |
750 |
| T1 |
89 |
12 |
0 |
3 |
| T2 |
115 |
13 |
0 |
3 |
| T3 |
5597 |
5497 |
0 |
3 |
| T4 |
5449 |
5357 |
0 |
3 |
| T5 |
7801 |
7742 |
0 |
3 |
| T6 |
20374 |
19319 |
0 |
3 |
| T7 |
8990 |
8931 |
0 |
3 |
| T8 |
87 |
20 |
0 |
3 |
| T9 |
8023 |
7945 |
0 |
3 |
| T10 |
48589 |
47722 |
0 |
3 |