Line Coverage for Module :
aon_timer
| Line No. | Total | Covered | Percent |
| TOTAL | | 24 | 24 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 83 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 107 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 163 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 167 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 199 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 201 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 202 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 203 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 204 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 207 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 208 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 209 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 210 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 228 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 229 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 232 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 239 | 1 | 1 | 100.00 |
| ALWAYS | 242 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 249 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_aon_timer_0.1/rtl/aon_timer.sv' or '../src/lowrisc_ip_aon_timer_0.1/rtl/aon_timer.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 83 |
1 |
1 |
| 84 |
1 |
1 |
| 107 |
1 |
1 |
| 163 |
1 |
1 |
| 167 |
1 |
1 |
| 199 |
1 |
1 |
| 201 |
1 |
1 |
| 202 |
1 |
1 |
| 203 |
1 |
1 |
| 204 |
1 |
1 |
| 207 |
1 |
1 |
| 208 |
1 |
1 |
| 209 |
1 |
1 |
| 210 |
1 |
1 |
| 228 |
1 |
1 |
| 229 |
1 |
1 |
| 232 |
1 |
1 |
| 239 |
1 |
1 |
| 242 |
1 |
1 |
| 243 |
1 |
1 |
| 245 |
1 |
1 |
| 249 |
1 |
1 |
Cond Coverage for Module :
aon_timer
| Total | Covered | Percent |
| Conditions | 12 | 8 | 66.67 |
| Logical | 12 | 8 | 66.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 107
SUB-EXPRESSION (reg2hw.alert_test.q & reg2hw.alert_test.qe)
---------1--------- ----------2---------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Not Covered | |
LINE 163
EXPRESSION (aon_wkup_intr_set | aon_wdog_intr_set)
--------1-------- --------2--------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T6,T10 |
| 1 | 0 | Covered | T2,T3,T4 |
LINE 199
EXPRESSION (reg2hw.intr_test.wkup_timer_expired.qe | reg2hw.intr_test.wdog_timer_bark.qe)
-------------------1------------------ -----------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 239
EXPRESSION (aon_rst_req_set | aon_rst_req_q)
-------1------- ------2------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T6,T10 |
| 1 | 0 | Covered | T1,T6,T10 |
Toggle Coverage for Module :
aon_timer
| Total | Covered | Percent |
| Totals |
35 |
35 |
100.00 |
| Total Bits |
356 |
356 |
100.00 |
| Total Bits 0->1 |
178 |
178 |
100.00 |
| Total Bits 1->0 |
178 |
178 |
100.00 |
| | | |
| Ports |
35 |
35 |
100.00 |
| Port Bits |
356 |
356 |
100.00 |
| Port Bits 0->1 |
178 |
178 |
100.00 |
| Port Bits 1->0 |
178 |
178 |
100.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| clk_aon_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| rst_ni |
Yes |
Yes |
T6,T10,T13 |
Yes |
T1,T2,T3 |
INPUT |
| rst_aon_ni |
Yes |
Yes |
T6,T10,T13 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.d_ready |
Yes |
Yes |
T2,T3,T6 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
| tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
| tl_i.a_address[31:0] |
Yes |
Yes |
T2,T4,T5 |
Yes |
T1,T2,T4 |
INPUT |
| tl_i.a_source[7:0] |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
| tl_i.a_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| tl_o.a_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
| tl_o.d_error |
Yes |
Yes |
T14,T16,T17 |
Yes |
T14,T16,T17 |
OUTPUT |
| tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
| tl_o.d_user.rsp_intg[5:0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
| tl_o.d_user.rsp_intg[6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| tl_o.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
| tl_o.d_sink |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| tl_o.d_source[7:0] |
Yes |
Yes |
T2,T5,T6 |
Yes |
T2,T3,T5 |
OUTPUT |
| tl_o.d_size[1:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
| tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| tl_o.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
OUTPUT |
| tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| tl_o.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
| alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| alert_rx_i[0].ack_p |
Yes |
Yes |
T18,T19,T20 |
Yes |
T18,T19,T20 |
INPUT |
| alert_rx_i[0].ping_n |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| alert_rx_i[0].ping_p |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
| alert_tx_o[0].alert_p |
Yes |
Yes |
T18,T19,T20 |
Yes |
T18,T19,T20 |
OUTPUT |
| lc_escalate_en_i[3:0] |
Yes |
Yes |
T3,T4,T5 |
Yes |
T6,T10,T13 |
INPUT |
| intr_wkup_timer_expired_o |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
| intr_wdog_timer_bark_o |
Yes |
Yes |
T1,T6,T10 |
Yes |
T1,T6,T10 |
OUTPUT |
| nmi_wdog_timer_bark_o |
Yes |
Yes |
T1,T6,T10 |
Yes |
T1,T6,T10 |
OUTPUT |
| wkup_req_o |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
| aon_timer_rst_req_o |
Yes |
Yes |
T6,T10,T13 |
Yes |
T1,T6,T10 |
OUTPUT |
| sleep_mode_i |
Yes |
Yes |
T2,T6,T7 |
Yes |
T6,T10,T13 |
INPUT |
*Tests covering at least one bit in the range
Branch Coverage for Module :
aon_timer
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
242 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_aon_timer_0.1/rtl/aon_timer.sv' or '../src/lowrisc_ip_aon_timer_0.1/rtl/aon_timer.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 242 if ((!rst_aon_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
aon_timer
Assertion Details
AlertsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
670838435 |
670114389 |
0 |
0 |
| T1 |
22677 |
22622 |
0 |
0 |
| T2 |
58126 |
58030 |
0 |
0 |
| T3 |
671865 |
671801 |
0 |
0 |
| T4 |
354248 |
354169 |
0 |
0 |
| T5 |
195072 |
195064 |
0 |
0 |
| T6 |
499188 |
499085 |
0 |
0 |
| T7 |
112397 |
112388 |
0 |
0 |
| T8 |
9321 |
9260 |
0 |
0 |
| T9 |
385164 |
385157 |
0 |
0 |
| T10 |
240521 |
240513 |
0 |
0 |
FpvSecCmRegWeOnehotCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
670838435 |
70 |
0 |
0 |
| T18 |
184232 |
20 |
0 |
0 |
| T19 |
0 |
20 |
0 |
0 |
| T20 |
0 |
10 |
0 |
0 |
| T21 |
0 |
10 |
0 |
0 |
| T22 |
0 |
10 |
0 |
0 |
| T23 |
14792 |
0 |
0 |
0 |
| T24 |
13276 |
0 |
0 |
0 |
| T25 |
27823 |
0 |
0 |
0 |
| T26 |
42748 |
0 |
0 |
0 |
| T27 |
650432 |
0 |
0 |
0 |
| T28 |
23748 |
0 |
0 |
0 |
| T29 |
21213 |
0 |
0 |
0 |
| T30 |
255500 |
0 |
0 |
0 |
| T31 |
877639 |
0 |
0 |
0 |
IntrWdogKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
670838435 |
670114389 |
0 |
0 |
| T1 |
22677 |
22622 |
0 |
0 |
| T2 |
58126 |
58030 |
0 |
0 |
| T3 |
671865 |
671801 |
0 |
0 |
| T4 |
354248 |
354169 |
0 |
0 |
| T5 |
195072 |
195064 |
0 |
0 |
| T6 |
499188 |
499085 |
0 |
0 |
| T7 |
112397 |
112388 |
0 |
0 |
| T8 |
9321 |
9260 |
0 |
0 |
| T9 |
385164 |
385157 |
0 |
0 |
| T10 |
240521 |
240513 |
0 |
0 |
IntrWkupKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
670838435 |
670114389 |
0 |
0 |
| T1 |
22677 |
22622 |
0 |
0 |
| T2 |
58126 |
58030 |
0 |
0 |
| T3 |
671865 |
671801 |
0 |
0 |
| T4 |
354248 |
354169 |
0 |
0 |
| T5 |
195072 |
195064 |
0 |
0 |
| T6 |
499188 |
499085 |
0 |
0 |
| T7 |
112397 |
112388 |
0 |
0 |
| T8 |
9321 |
9260 |
0 |
0 |
| T9 |
385164 |
385157 |
0 |
0 |
| T10 |
240521 |
240513 |
0 |
0 |
RstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3095811 |
3034930 |
0 |
0 |
| T1 |
89 |
15 |
0 |
0 |
| T2 |
115 |
16 |
0 |
0 |
| T3 |
5597 |
5500 |
0 |
0 |
| T4 |
5449 |
5360 |
0 |
0 |
| T5 |
7801 |
7745 |
0 |
0 |
| T6 |
20374 |
19358 |
0 |
0 |
| T7 |
8990 |
8934 |
0 |
0 |
| T8 |
87 |
23 |
0 |
0 |
| T9 |
8023 |
7948 |
0 |
0 |
| T10 |
48589 |
47750 |
0 |
0 |
TlOAReadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
670838435 |
670114389 |
0 |
0 |
| T1 |
22677 |
22622 |
0 |
0 |
| T2 |
58126 |
58030 |
0 |
0 |
| T3 |
671865 |
671801 |
0 |
0 |
| T4 |
354248 |
354169 |
0 |
0 |
| T5 |
195072 |
195064 |
0 |
0 |
| T6 |
499188 |
499085 |
0 |
0 |
| T7 |
112397 |
112388 |
0 |
0 |
| T8 |
9321 |
9260 |
0 |
0 |
| T9 |
385164 |
385157 |
0 |
0 |
| T10 |
240521 |
240513 |
0 |
0 |
TlODValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
670838435 |
670114389 |
0 |
0 |
| T1 |
22677 |
22622 |
0 |
0 |
| T2 |
58126 |
58030 |
0 |
0 |
| T3 |
671865 |
671801 |
0 |
0 |
| T4 |
354248 |
354169 |
0 |
0 |
| T5 |
195072 |
195064 |
0 |
0 |
| T6 |
499188 |
499085 |
0 |
0 |
| T7 |
112397 |
112388 |
0 |
0 |
| T8 |
9321 |
9260 |
0 |
0 |
| T9 |
385164 |
385157 |
0 |
0 |
| T10 |
240521 |
240513 |
0 |
0 |
WkupReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3095811 |
3034930 |
0 |
0 |
| T1 |
89 |
15 |
0 |
0 |
| T2 |
115 |
16 |
0 |
0 |
| T3 |
5597 |
5500 |
0 |
0 |
| T4 |
5449 |
5360 |
0 |
0 |
| T5 |
7801 |
7745 |
0 |
0 |
| T6 |
20374 |
19358 |
0 |
0 |
| T7 |
8990 |
8934 |
0 |
0 |
| T8 |
87 |
23 |
0 |
0 |
| T9 |
8023 |
7948 |
0 |
0 |
| T10 |
48589 |
47750 |
0 |
0 |