Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
245 |
245 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3322244 |
3267065 |
0 |
0 |
| T1 |
88 |
16 |
0 |
0 |
| T2 |
97 |
22 |
0 |
0 |
| T3 |
32395 |
31427 |
0 |
0 |
| T4 |
113 |
18 |
0 |
0 |
| T5 |
95 |
25 |
0 |
0 |
| T6 |
16604 |
15938 |
0 |
0 |
| T7 |
88 |
18 |
0 |
0 |
| T8 |
67 |
17 |
0 |
0 |
| T9 |
17966 |
17844 |
0 |
0 |
| T10 |
71 |
15 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3322244 |
3264280 |
0 |
721 |
| T1 |
88 |
13 |
0 |
3 |
| T2 |
97 |
19 |
0 |
3 |
| T3 |
32395 |
31393 |
0 |
3 |
| T4 |
113 |
15 |
0 |
3 |
| T5 |
95 |
22 |
0 |
3 |
| T6 |
16604 |
15914 |
0 |
3 |
| T7 |
88 |
15 |
0 |
3 |
| T8 |
67 |
14 |
0 |
3 |
| T9 |
17966 |
17826 |
0 |
3 |
| T10 |
71 |
12 |
0 |
3 |