Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
239 |
239 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3309782 |
3254531 |
0 |
0 |
| T1 |
3647 |
3579 |
0 |
0 |
| T2 |
6530 |
6433 |
0 |
0 |
| T3 |
8932 |
8879 |
0 |
0 |
| T4 |
6141 |
6068 |
0 |
0 |
| T5 |
84 |
16 |
0 |
0 |
| T6 |
109 |
24 |
0 |
0 |
| T7 |
23200 |
22448 |
0 |
0 |
| T8 |
5521 |
5397 |
0 |
0 |
| T9 |
45837 |
45584 |
0 |
0 |
| T10 |
87 |
18 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3309782 |
3251905 |
0 |
705 |
| T1 |
3647 |
3576 |
0 |
3 |
| T2 |
6530 |
6430 |
0 |
3 |
| T3 |
8932 |
8876 |
0 |
3 |
| T4 |
6141 |
6065 |
0 |
3 |
| T5 |
84 |
13 |
0 |
3 |
| T6 |
109 |
21 |
0 |
3 |
| T7 |
23200 |
22418 |
0 |
3 |
| T8 |
5521 |
5379 |
0 |
3 |
| T9 |
45837 |
45575 |
0 |
3 |
| T10 |
87 |
15 |
0 |
3 |