Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
250 |
250 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3760365 |
3700781 |
0 |
0 |
| T1 |
72 |
17 |
0 |
0 |
| T2 |
2928 |
2863 |
0 |
0 |
| T3 |
73 |
16 |
0 |
0 |
| T4 |
5267 |
5171 |
0 |
0 |
| T5 |
73 |
17 |
0 |
0 |
| T6 |
109 |
14 |
0 |
0 |
| T7 |
74 |
22 |
0 |
0 |
| T8 |
42634 |
41851 |
0 |
0 |
| T9 |
40406 |
39509 |
0 |
0 |
| T10 |
57468 |
57329 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3760365 |
3697965 |
0 |
738 |
| T1 |
72 |
14 |
0 |
3 |
| T2 |
2928 |
2860 |
0 |
3 |
| T3 |
73 |
13 |
0 |
3 |
| T4 |
5267 |
5156 |
0 |
2 |
| T5 |
73 |
14 |
0 |
3 |
| T6 |
109 |
11 |
0 |
3 |
| T7 |
74 |
19 |
0 |
3 |
| T8 |
42634 |
41823 |
0 |
3 |
| T9 |
40406 |
39477 |
0 |
3 |
| T10 |
57468 |
57299 |
0 |
3 |