Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
245 |
245 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3040672 |
2986167 |
0 |
0 |
| T1 |
36869 |
36492 |
0 |
0 |
| T2 |
3141 |
3082 |
0 |
0 |
| T3 |
49640 |
49489 |
0 |
0 |
| T4 |
43182 |
42536 |
0 |
0 |
| T5 |
41538 |
41412 |
0 |
0 |
| T6 |
3469 |
3396 |
0 |
0 |
| T7 |
4381 |
4303 |
0 |
0 |
| T8 |
98 |
21 |
0 |
0 |
| T9 |
90 |
26 |
0 |
0 |
| T10 |
121 |
22 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3040672 |
2983440 |
0 |
723 |
| T1 |
36869 |
36477 |
0 |
3 |
| T2 |
3141 |
3079 |
0 |
3 |
| T3 |
49640 |
49456 |
0 |
3 |
| T4 |
43182 |
42512 |
0 |
3 |
| T5 |
41538 |
41379 |
0 |
3 |
| T6 |
3469 |
3393 |
0 |
3 |
| T7 |
4381 |
4300 |
0 |
3 |
| T8 |
98 |
18 |
0 |
3 |
| T9 |
90 |
23 |
0 |
3 |
| T10 |
121 |
19 |
0 |
3 |