Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
251 |
251 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2733117 |
2673445 |
0 |
0 |
| T1 |
89 |
19 |
0 |
0 |
| T2 |
8287 |
7532 |
0 |
0 |
| T3 |
13596 |
12901 |
0 |
0 |
| T4 |
73 |
20 |
0 |
0 |
| T5 |
85 |
23 |
0 |
0 |
| T6 |
9166 |
9111 |
0 |
0 |
| T7 |
113 |
19 |
0 |
0 |
| T8 |
121 |
24 |
0 |
0 |
| T9 |
6076 |
6013 |
0 |
0 |
| T10 |
18344 |
17818 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2733117 |
2670491 |
0 |
738 |
| T1 |
89 |
16 |
0 |
3 |
| T2 |
8287 |
7502 |
0 |
3 |
| T3 |
13596 |
12874 |
0 |
3 |
| T4 |
73 |
17 |
0 |
3 |
| T5 |
85 |
20 |
0 |
3 |
| T6 |
9166 |
9108 |
0 |
3 |
| T7 |
113 |
16 |
0 |
3 |
| T8 |
121 |
21 |
0 |
3 |
| T9 |
6076 |
6010 |
0 |
3 |
| T10 |
18344 |
17797 |
0 |
3 |