Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
247 |
247 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3637611 |
3581903 |
0 |
0 |
| T1 |
1949 |
1863 |
0 |
0 |
| T2 |
107 |
18 |
0 |
0 |
| T3 |
13972 |
13873 |
0 |
0 |
| T4 |
98 |
26 |
0 |
0 |
| T5 |
41333 |
41242 |
0 |
0 |
| T6 |
2249 |
2184 |
0 |
0 |
| T7 |
45295 |
45162 |
0 |
0 |
| T8 |
76 |
24 |
0 |
0 |
| T9 |
83 |
29 |
0 |
0 |
| T10 |
3884 |
3815 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3637611 |
3579022 |
0 |
736 |
| T1 |
1949 |
1860 |
0 |
3 |
| T2 |
107 |
15 |
0 |
3 |
| T3 |
13972 |
13855 |
0 |
3 |
| T4 |
98 |
23 |
0 |
3 |
| T5 |
41333 |
41224 |
0 |
3 |
| T6 |
2249 |
2181 |
0 |
3 |
| T7 |
45295 |
45130 |
0 |
3 |
| T8 |
76 |
21 |
0 |
3 |
| T9 |
83 |
26 |
0 |
3 |
| T10 |
3884 |
3812 |
0 |
3 |