Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
247 |
247 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3766977 |
3708183 |
0 |
0 |
| T1 |
14119 |
14011 |
0 |
0 |
| T2 |
885 |
801 |
0 |
0 |
| T3 |
105957 |
105803 |
0 |
0 |
| T4 |
80 |
27 |
0 |
0 |
| T5 |
1432 |
1361 |
0 |
0 |
| T6 |
10390 |
10298 |
0 |
0 |
| T7 |
91 |
22 |
0 |
0 |
| T8 |
51050 |
50445 |
0 |
0 |
| T9 |
110 |
19 |
0 |
0 |
| T10 |
76 |
23 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3766977 |
3705331 |
0 |
736 |
| T1 |
14119 |
13993 |
0 |
3 |
| T2 |
885 |
798 |
0 |
3 |
| T3 |
105957 |
105773 |
0 |
3 |
| T4 |
80 |
24 |
0 |
3 |
| T5 |
1432 |
1358 |
0 |
3 |
| T6 |
10390 |
10295 |
0 |
3 |
| T7 |
91 |
19 |
0 |
3 |
| T8 |
51050 |
50424 |
0 |
3 |
| T9 |
110 |
16 |
0 |
3 |
| T10 |
76 |
20 |
0 |
3 |