Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
246 |
246 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1761740 |
1708296 |
0 |
0 |
| T1 |
2444 |
2342 |
0 |
0 |
| T2 |
5043 |
4988 |
0 |
0 |
| T3 |
598 |
506 |
0 |
0 |
| T4 |
100 |
19 |
0 |
0 |
| T5 |
88 |
21 |
0 |
0 |
| T6 |
26568 |
25887 |
0 |
0 |
| T7 |
106 |
22 |
0 |
0 |
| T8 |
82 |
32 |
0 |
0 |
| T9 |
9140 |
9059 |
0 |
0 |
| T10 |
118 |
23 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1761740 |
1705445 |
0 |
731 |
| T1 |
2444 |
2309 |
0 |
3 |
| T2 |
5043 |
4985 |
0 |
3 |
| T3 |
598 |
474 |
0 |
3 |
| T4 |
100 |
16 |
0 |
3 |
| T5 |
88 |
18 |
0 |
3 |
| T6 |
26568 |
25861 |
0 |
3 |
| T7 |
106 |
19 |
0 |
3 |
| T8 |
82 |
29 |
0 |
3 |
| T9 |
9140 |
9056 |
0 |
3 |
| T10 |
118 |
20 |
0 |
3 |