Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
251 |
251 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1703205 |
1647408 |
0 |
0 |
| T1 |
11916 |
11823 |
0 |
0 |
| T2 |
12388 |
11431 |
0 |
0 |
| T3 |
2767 |
2695 |
0 |
0 |
| T4 |
10990 |
10890 |
0 |
0 |
| T5 |
8281 |
7498 |
0 |
0 |
| T6 |
80 |
22 |
0 |
0 |
| T7 |
104 |
26 |
0 |
0 |
| T8 |
3177 |
3104 |
0 |
0 |
| T9 |
31989 |
31440 |
0 |
0 |
| T10 |
1304 |
1203 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1703205 |
1644355 |
0 |
733 |
| T1 |
11916 |
11820 |
0 |
3 |
| T2 |
12388 |
11389 |
0 |
3 |
| T3 |
2767 |
2692 |
0 |
3 |
| T4 |
10990 |
10857 |
0 |
3 |
| T5 |
8281 |
7469 |
0 |
3 |
| T6 |
80 |
19 |
0 |
3 |
| T7 |
104 |
23 |
0 |
3 |
| T8 |
3177 |
3101 |
0 |
3 |
| T9 |
31989 |
31416 |
0 |
3 |
| T10 |
1304 |
1185 |
0 |
3 |