Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22484 |
22484 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
T21 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6841230 |
6763929 |
0 |
0 |
T4 |
1421107 |
394114 |
0 |
0 |
T6 |
202316 |
196661 |
0 |
0 |
T7 |
68311 |
66574 |
0 |
0 |
T8 |
91372 |
88688 |
0 |
0 |
T17 |
33239 |
30088 |
0 |
0 |
T18 |
180525 |
174414 |
0 |
0 |
T19 |
87983 |
85378 |
0 |
0 |
T20 |
62186 |
60350 |
0 |
0 |
T21 |
43986 |
42043 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
869342916 |
854863764 |
0 |
14454 |
T1 |
1440324 |
1421466 |
0 |
18 |
T4 |
139584 |
28932 |
0 |
18 |
T6 |
31338 |
30300 |
0 |
18 |
T7 |
6354 |
6162 |
0 |
18 |
T8 |
13692 |
13200 |
0 |
18 |
T17 |
6222 |
5526 |
0 |
18 |
T18 |
27978 |
26856 |
0 |
18 |
T19 |
5568 |
5364 |
0 |
18 |
T20 |
5784 |
5562 |
0 |
18 |
T21 |
6822 |
6474 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16863 |
T1 |
1696898 |
1674555 |
0 |
21 |
T4 |
508093 |
105906 |
0 |
21 |
T6 |
63309 |
61247 |
0 |
21 |
T7 |
24031 |
23327 |
0 |
21 |
T8 |
28660 |
27643 |
0 |
21 |
T17 |
9743 |
8662 |
0 |
21 |
T18 |
56521 |
54287 |
0 |
21 |
T19 |
32578 |
31444 |
0 |
21 |
T20 |
21866 |
21079 |
0 |
21 |
T21 |
13781 |
13094 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
179839 |
0 |
0 |
T1 |
1696898 |
1778 |
0 |
0 |
T3 |
0 |
241 |
0 |
0 |
T4 |
508093 |
52 |
0 |
0 |
T6 |
63309 |
209 |
0 |
0 |
T7 |
24031 |
80 |
0 |
0 |
T8 |
28660 |
235 |
0 |
0 |
T10 |
0 |
152 |
0 |
0 |
T17 |
9743 |
6 |
0 |
0 |
T18 |
56521 |
188 |
0 |
0 |
T19 |
32578 |
12 |
0 |
0 |
T20 |
21866 |
12 |
0 |
0 |
T21 |
13781 |
38 |
0 |
0 |
T22 |
0 |
137 |
0 |
0 |
T110 |
0 |
58 |
0 |
0 |
T111 |
0 |
53 |
0 |
0 |
T112 |
0 |
118 |
0 |
0 |
T113 |
0 |
111 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3704008 |
3667860 |
0 |
0 |
T4 |
773430 |
258673 |
0 |
0 |
T6 |
107669 |
105036 |
0 |
0 |
T7 |
37926 |
37046 |
0 |
0 |
T8 |
49020 |
47806 |
0 |
0 |
T17 |
17274 |
15861 |
0 |
0 |
T18 |
96026 |
93193 |
0 |
0 |
T19 |
49837 |
48531 |
0 |
0 |
T20 |
34536 |
33670 |
0 |
0 |
T21 |
23383 |
22436 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T1 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T1 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T1 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T1 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T1 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
392840153 |
388457088 |
0 |
0 |
T1 |
228534 |
225573 |
0 |
0 |
T4 |
89333 |
18669 |
0 |
0 |
T6 |
10231 |
9905 |
0 |
0 |
T7 |
4241 |
4120 |
0 |
0 |
T8 |
4664 |
4502 |
0 |
0 |
T17 |
1485 |
1323 |
0 |
0 |
T18 |
9135 |
8781 |
0 |
0 |
T19 |
5946 |
5743 |
0 |
0 |
T20 |
3858 |
3724 |
0 |
0 |
T21 |
2227 |
2119 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
392840153 |
388449948 |
0 |
2409 |
T1 |
228534 |
225569 |
0 |
3 |
T4 |
89333 |
18630 |
0 |
3 |
T6 |
10231 |
9899 |
0 |
3 |
T7 |
4241 |
4117 |
0 |
3 |
T8 |
4664 |
4499 |
0 |
3 |
T17 |
1485 |
1320 |
0 |
3 |
T18 |
9135 |
8775 |
0 |
3 |
T19 |
5946 |
5740 |
0 |
3 |
T20 |
3858 |
3721 |
0 |
3 |
T21 |
2227 |
2116 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
392840153 |
24734 |
0 |
0 |
T1 |
228534 |
124 |
0 |
0 |
T3 |
0 |
105 |
0 |
0 |
T4 |
89333 |
0 |
0 |
0 |
T6 |
10231 |
17 |
0 |
0 |
T7 |
4241 |
0 |
0 |
0 |
T8 |
4664 |
54 |
0 |
0 |
T10 |
0 |
64 |
0 |
0 |
T17 |
1485 |
0 |
0 |
0 |
T18 |
9135 |
0 |
0 |
0 |
T19 |
5946 |
0 |
0 |
0 |
T20 |
3858 |
0 |
0 |
0 |
T21 |
2227 |
0 |
0 |
0 |
T22 |
0 |
55 |
0 |
0 |
T110 |
0 |
27 |
0 |
0 |
T111 |
0 |
22 |
0 |
0 |
T112 |
0 |
64 |
0 |
0 |
T113 |
0 |
47 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T1 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T1 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T1 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T1 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T1 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142477294 |
0 |
2409 |
T1 |
240054 |
236911 |
0 |
3 |
T4 |
23264 |
4822 |
0 |
3 |
T6 |
5223 |
5050 |
0 |
3 |
T7 |
1059 |
1027 |
0 |
3 |
T8 |
2282 |
2200 |
0 |
3 |
T17 |
1037 |
921 |
0 |
3 |
T18 |
4663 |
4476 |
0 |
3 |
T19 |
928 |
894 |
0 |
3 |
T20 |
964 |
927 |
0 |
3 |
T21 |
1137 |
1079 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
15385 |
0 |
0 |
T1 |
240054 |
68 |
0 |
0 |
T3 |
0 |
74 |
0 |
0 |
T4 |
23264 |
0 |
0 |
0 |
T6 |
5223 |
6 |
0 |
0 |
T7 |
1059 |
0 |
0 |
0 |
T8 |
2282 |
47 |
0 |
0 |
T10 |
0 |
37 |
0 |
0 |
T17 |
1037 |
0 |
0 |
0 |
T18 |
4663 |
0 |
0 |
0 |
T19 |
928 |
0 |
0 |
0 |
T20 |
964 |
0 |
0 |
0 |
T21 |
1137 |
0 |
0 |
0 |
T22 |
0 |
40 |
0 |
0 |
T110 |
0 |
3 |
0 |
0 |
T111 |
0 |
18 |
0 |
0 |
T112 |
0 |
28 |
0 |
0 |
T113 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T8,T1 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T1 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T1 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T1 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T8,T1 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142477294 |
0 |
2409 |
T1 |
240054 |
236911 |
0 |
3 |
T4 |
23264 |
4822 |
0 |
3 |
T6 |
5223 |
5050 |
0 |
3 |
T7 |
1059 |
1027 |
0 |
3 |
T8 |
2282 |
2200 |
0 |
3 |
T17 |
1037 |
921 |
0 |
3 |
T18 |
4663 |
4476 |
0 |
3 |
T19 |
928 |
894 |
0 |
3 |
T20 |
964 |
927 |
0 |
3 |
T21 |
1137 |
1079 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
17492 |
0 |
0 |
T1 |
240054 |
100 |
0 |
0 |
T3 |
0 |
62 |
0 |
0 |
T4 |
23264 |
0 |
0 |
0 |
T6 |
5223 |
17 |
0 |
0 |
T7 |
1059 |
0 |
0 |
0 |
T8 |
2282 |
54 |
0 |
0 |
T10 |
0 |
51 |
0 |
0 |
T17 |
1037 |
0 |
0 |
0 |
T18 |
4663 |
0 |
0 |
0 |
T19 |
928 |
0 |
0 |
0 |
T20 |
964 |
0 |
0 |
0 |
T21 |
1137 |
0 |
0 |
0 |
T22 |
0 |
42 |
0 |
0 |
T110 |
0 |
28 |
0 |
0 |
T111 |
0 |
13 |
0 |
0 |
T112 |
0 |
26 |
0 |
0 |
T113 |
0 |
28 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
417596905 |
0 |
0 |
T1 |
247064 |
245256 |
0 |
0 |
T4 |
93058 |
47989 |
0 |
0 |
T6 |
10658 |
10547 |
0 |
0 |
T7 |
4418 |
4335 |
0 |
0 |
T8 |
4858 |
4832 |
0 |
0 |
T17 |
1546 |
1520 |
0 |
0 |
T18 |
9515 |
9404 |
0 |
0 |
T19 |
6194 |
6082 |
0 |
0 |
T20 |
4020 |
3979 |
0 |
0 |
T21 |
2320 |
2251 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
417596905 |
0 |
0 |
T1 |
247064 |
245256 |
0 |
0 |
T4 |
93058 |
47989 |
0 |
0 |
T6 |
10658 |
10547 |
0 |
0 |
T7 |
4418 |
4335 |
0 |
0 |
T8 |
4858 |
4832 |
0 |
0 |
T17 |
1546 |
1520 |
0 |
0 |
T18 |
9515 |
9404 |
0 |
0 |
T19 |
6194 |
6082 |
0 |
0 |
T20 |
4020 |
3979 |
0 |
0 |
T21 |
2320 |
2251 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
392840153 |
390627338 |
0 |
0 |
T1 |
228534 |
226976 |
0 |
0 |
T4 |
89333 |
46068 |
0 |
0 |
T6 |
10231 |
10124 |
0 |
0 |
T7 |
4241 |
4161 |
0 |
0 |
T8 |
4664 |
4639 |
0 |
0 |
T17 |
1485 |
1460 |
0 |
0 |
T18 |
9135 |
9028 |
0 |
0 |
T19 |
5946 |
5839 |
0 |
0 |
T20 |
3858 |
3820 |
0 |
0 |
T21 |
2227 |
2160 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
392840153 |
390627338 |
0 |
0 |
T1 |
228534 |
226976 |
0 |
0 |
T4 |
89333 |
46068 |
0 |
0 |
T6 |
10231 |
10124 |
0 |
0 |
T7 |
4241 |
4161 |
0 |
0 |
T8 |
4664 |
4639 |
0 |
0 |
T17 |
1485 |
1460 |
0 |
0 |
T18 |
9135 |
9028 |
0 |
0 |
T19 |
5946 |
5839 |
0 |
0 |
T20 |
3858 |
3820 |
0 |
0 |
T21 |
2227 |
2160 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195591369 |
195591369 |
0 |
0 |
T1 |
113540 |
113540 |
0 |
0 |
T4 |
23036 |
23036 |
0 |
0 |
T6 |
5130 |
5130 |
0 |
0 |
T7 |
2081 |
2081 |
0 |
0 |
T8 |
2695 |
2695 |
0 |
0 |
T17 |
730 |
730 |
0 |
0 |
T18 |
4514 |
4514 |
0 |
0 |
T19 |
2920 |
2920 |
0 |
0 |
T20 |
1910 |
1910 |
0 |
0 |
T21 |
1080 |
1080 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
195591369 |
195591369 |
0 |
0 |
T1 |
113540 |
113540 |
0 |
0 |
T4 |
23036 |
23036 |
0 |
0 |
T6 |
5130 |
5130 |
0 |
0 |
T7 |
2081 |
2081 |
0 |
0 |
T8 |
2695 |
2695 |
0 |
0 |
T17 |
730 |
730 |
0 |
0 |
T18 |
4514 |
4514 |
0 |
0 |
T19 |
2920 |
2920 |
0 |
0 |
T20 |
1910 |
1910 |
0 |
0 |
T21 |
1080 |
1080 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97795133 |
97795133 |
0 |
0 |
T1 |
567698 |
567698 |
0 |
0 |
T4 |
11518 |
11518 |
0 |
0 |
T6 |
2565 |
2565 |
0 |
0 |
T7 |
1040 |
1040 |
0 |
0 |
T8 |
1347 |
1347 |
0 |
0 |
T17 |
365 |
365 |
0 |
0 |
T18 |
2257 |
2257 |
0 |
0 |
T19 |
1460 |
1460 |
0 |
0 |
T20 |
955 |
955 |
0 |
0 |
T21 |
540 |
540 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97795133 |
97795133 |
0 |
0 |
T1 |
567698 |
567698 |
0 |
0 |
T4 |
11518 |
11518 |
0 |
0 |
T6 |
2565 |
2565 |
0 |
0 |
T7 |
1040 |
1040 |
0 |
0 |
T8 |
1347 |
1347 |
0 |
0 |
T17 |
365 |
365 |
0 |
0 |
T18 |
2257 |
2257 |
0 |
0 |
T19 |
1460 |
1460 |
0 |
0 |
T20 |
955 |
955 |
0 |
0 |
T21 |
540 |
540 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
201586944 |
200469072 |
0 |
0 |
T1 |
118592 |
117724 |
0 |
0 |
T4 |
44669 |
23036 |
0 |
0 |
T6 |
5115 |
5062 |
0 |
0 |
T7 |
2120 |
2081 |
0 |
0 |
T8 |
2332 |
2319 |
0 |
0 |
T17 |
742 |
730 |
0 |
0 |
T18 |
4567 |
4514 |
0 |
0 |
T19 |
2973 |
2920 |
0 |
0 |
T20 |
1929 |
1910 |
0 |
0 |
T21 |
1114 |
1081 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
201586944 |
200469072 |
0 |
0 |
T1 |
118592 |
117724 |
0 |
0 |
T4 |
44669 |
23036 |
0 |
0 |
T6 |
5115 |
5062 |
0 |
0 |
T7 |
2120 |
2081 |
0 |
0 |
T8 |
2332 |
2319 |
0 |
0 |
T17 |
742 |
730 |
0 |
0 |
T18 |
4567 |
4514 |
0 |
0 |
T19 |
2973 |
2920 |
0 |
0 |
T20 |
1929 |
1910 |
0 |
0 |
T21 |
1114 |
1081 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142477294 |
0 |
2409 |
T1 |
240054 |
236911 |
0 |
3 |
T4 |
23264 |
4822 |
0 |
3 |
T6 |
5223 |
5050 |
0 |
3 |
T7 |
1059 |
1027 |
0 |
3 |
T8 |
2282 |
2200 |
0 |
3 |
T17 |
1037 |
921 |
0 |
3 |
T18 |
4663 |
4476 |
0 |
3 |
T19 |
928 |
894 |
0 |
3 |
T20 |
964 |
927 |
0 |
3 |
T21 |
1137 |
1079 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142477294 |
0 |
2409 |
T1 |
240054 |
236911 |
0 |
3 |
T4 |
23264 |
4822 |
0 |
3 |
T6 |
5223 |
5050 |
0 |
3 |
T7 |
1059 |
1027 |
0 |
3 |
T8 |
2282 |
2200 |
0 |
3 |
T17 |
1037 |
921 |
0 |
3 |
T18 |
4663 |
4476 |
0 |
3 |
T19 |
928 |
894 |
0 |
3 |
T20 |
964 |
927 |
0 |
3 |
T21 |
1137 |
1079 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142477294 |
0 |
2409 |
T1 |
240054 |
236911 |
0 |
3 |
T4 |
23264 |
4822 |
0 |
3 |
T6 |
5223 |
5050 |
0 |
3 |
T7 |
1059 |
1027 |
0 |
3 |
T8 |
2282 |
2200 |
0 |
3 |
T17 |
1037 |
921 |
0 |
3 |
T18 |
4663 |
4476 |
0 |
3 |
T19 |
928 |
894 |
0 |
3 |
T20 |
964 |
927 |
0 |
3 |
T21 |
1137 |
1079 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142477294 |
0 |
2409 |
T1 |
240054 |
236911 |
0 |
3 |
T4 |
23264 |
4822 |
0 |
3 |
T6 |
5223 |
5050 |
0 |
3 |
T7 |
1059 |
1027 |
0 |
3 |
T8 |
2282 |
2200 |
0 |
3 |
T17 |
1037 |
921 |
0 |
3 |
T18 |
4663 |
4476 |
0 |
3 |
T19 |
928 |
894 |
0 |
3 |
T20 |
964 |
927 |
0 |
3 |
T21 |
1137 |
1079 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142477294 |
0 |
2409 |
T1 |
240054 |
236911 |
0 |
3 |
T4 |
23264 |
4822 |
0 |
3 |
T6 |
5223 |
5050 |
0 |
3 |
T7 |
1059 |
1027 |
0 |
3 |
T8 |
2282 |
2200 |
0 |
3 |
T17 |
1037 |
921 |
0 |
3 |
T18 |
4663 |
4476 |
0 |
3 |
T19 |
928 |
894 |
0 |
3 |
T20 |
964 |
927 |
0 |
3 |
T21 |
1137 |
1079 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142477294 |
0 |
2409 |
T1 |
240054 |
236911 |
0 |
3 |
T4 |
23264 |
4822 |
0 |
3 |
T6 |
5223 |
5050 |
0 |
3 |
T7 |
1059 |
1027 |
0 |
3 |
T8 |
2282 |
2200 |
0 |
3 |
T17 |
1037 |
921 |
0 |
3 |
T18 |
4663 |
4476 |
0 |
3 |
T19 |
928 |
894 |
0 |
3 |
T20 |
964 |
927 |
0 |
3 |
T21 |
1137 |
1079 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144890486 |
142484600 |
0 |
0 |
T1 |
240054 |
236915 |
0 |
0 |
T4 |
23264 |
4873 |
0 |
0 |
T6 |
5223 |
5056 |
0 |
0 |
T7 |
1059 |
1030 |
0 |
0 |
T8 |
2282 |
2203 |
0 |
0 |
T17 |
1037 |
924 |
0 |
0 |
T18 |
4663 |
4482 |
0 |
0 |
T19 |
928 |
897 |
0 |
0 |
T20 |
964 |
930 |
0 |
0 |
T21 |
1137 |
1082 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415300737 |
0 |
0 |
T1 |
247064 |
243794 |
0 |
0 |
T4 |
93058 |
19447 |
0 |
0 |
T6 |
10658 |
10318 |
0 |
0 |
T7 |
4418 |
4292 |
0 |
0 |
T8 |
4858 |
4689 |
0 |
0 |
T17 |
1546 |
1378 |
0 |
0 |
T18 |
9515 |
9146 |
0 |
0 |
T19 |
6194 |
5982 |
0 |
0 |
T20 |
4020 |
3879 |
0 |
0 |
T21 |
2320 |
2208 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415293568 |
0 |
2409 |
T1 |
247064 |
243791 |
0 |
3 |
T4 |
93058 |
19408 |
0 |
3 |
T6 |
10658 |
10312 |
0 |
3 |
T7 |
4418 |
4289 |
0 |
3 |
T8 |
4858 |
4686 |
0 |
3 |
T17 |
1546 |
1375 |
0 |
3 |
T18 |
9515 |
9140 |
0 |
3 |
T19 |
6194 |
5979 |
0 |
3 |
T20 |
4020 |
3876 |
0 |
3 |
T21 |
2320 |
2205 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
31006 |
0 |
0 |
T1 |
247064 |
380 |
0 |
0 |
T4 |
93058 |
13 |
0 |
0 |
T6 |
10658 |
43 |
0 |
0 |
T7 |
4418 |
22 |
0 |
0 |
T8 |
4858 |
19 |
0 |
0 |
T17 |
1546 |
1 |
0 |
0 |
T18 |
9515 |
55 |
0 |
0 |
T19 |
6194 |
5 |
0 |
0 |
T20 |
4020 |
3 |
0 |
0 |
T21 |
2320 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415300737 |
0 |
0 |
T1 |
247064 |
243794 |
0 |
0 |
T4 |
93058 |
19447 |
0 |
0 |
T6 |
10658 |
10318 |
0 |
0 |
T7 |
4418 |
4292 |
0 |
0 |
T8 |
4858 |
4689 |
0 |
0 |
T17 |
1546 |
1378 |
0 |
0 |
T18 |
9515 |
9146 |
0 |
0 |
T19 |
6194 |
5982 |
0 |
0 |
T20 |
4020 |
3879 |
0 |
0 |
T21 |
2320 |
2208 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415300737 |
0 |
0 |
T1 |
247064 |
243794 |
0 |
0 |
T4 |
93058 |
19447 |
0 |
0 |
T6 |
10658 |
10318 |
0 |
0 |
T7 |
4418 |
4292 |
0 |
0 |
T8 |
4858 |
4689 |
0 |
0 |
T17 |
1546 |
1378 |
0 |
0 |
T18 |
9515 |
9146 |
0 |
0 |
T19 |
6194 |
5982 |
0 |
0 |
T20 |
4020 |
3879 |
0 |
0 |
T21 |
2320 |
2208 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415300737 |
0 |
0 |
T1 |
247064 |
243794 |
0 |
0 |
T4 |
93058 |
19447 |
0 |
0 |
T6 |
10658 |
10318 |
0 |
0 |
T7 |
4418 |
4292 |
0 |
0 |
T8 |
4858 |
4689 |
0 |
0 |
T17 |
1546 |
1378 |
0 |
0 |
T18 |
9515 |
9146 |
0 |
0 |
T19 |
6194 |
5982 |
0 |
0 |
T20 |
4020 |
3879 |
0 |
0 |
T21 |
2320 |
2208 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415293568 |
0 |
2409 |
T1 |
247064 |
243791 |
0 |
3 |
T4 |
93058 |
19408 |
0 |
3 |
T6 |
10658 |
10312 |
0 |
3 |
T7 |
4418 |
4289 |
0 |
3 |
T8 |
4858 |
4686 |
0 |
3 |
T17 |
1546 |
1375 |
0 |
3 |
T18 |
9515 |
9140 |
0 |
3 |
T19 |
6194 |
5979 |
0 |
3 |
T20 |
4020 |
3876 |
0 |
3 |
T21 |
2320 |
2205 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
30407 |
0 |
0 |
T1 |
247064 |
370 |
0 |
0 |
T4 |
93058 |
13 |
0 |
0 |
T6 |
10658 |
36 |
0 |
0 |
T7 |
4418 |
24 |
0 |
0 |
T8 |
4858 |
17 |
0 |
0 |
T17 |
1546 |
2 |
0 |
0 |
T18 |
9515 |
47 |
0 |
0 |
T19 |
6194 |
1 |
0 |
0 |
T20 |
4020 |
3 |
0 |
0 |
T21 |
2320 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415300737 |
0 |
0 |
T1 |
247064 |
243794 |
0 |
0 |
T4 |
93058 |
19447 |
0 |
0 |
T6 |
10658 |
10318 |
0 |
0 |
T7 |
4418 |
4292 |
0 |
0 |
T8 |
4858 |
4689 |
0 |
0 |
T17 |
1546 |
1378 |
0 |
0 |
T18 |
9515 |
9146 |
0 |
0 |
T19 |
6194 |
5982 |
0 |
0 |
T20 |
4020 |
3879 |
0 |
0 |
T21 |
2320 |
2208 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415300737 |
0 |
0 |
T1 |
247064 |
243794 |
0 |
0 |
T4 |
93058 |
19447 |
0 |
0 |
T6 |
10658 |
10318 |
0 |
0 |
T7 |
4418 |
4292 |
0 |
0 |
T8 |
4858 |
4689 |
0 |
0 |
T17 |
1546 |
1378 |
0 |
0 |
T18 |
9515 |
9146 |
0 |
0 |
T19 |
6194 |
5982 |
0 |
0 |
T20 |
4020 |
3879 |
0 |
0 |
T21 |
2320 |
2208 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415300737 |
0 |
0 |
T1 |
247064 |
243794 |
0 |
0 |
T4 |
93058 |
19447 |
0 |
0 |
T6 |
10658 |
10318 |
0 |
0 |
T7 |
4418 |
4292 |
0 |
0 |
T8 |
4858 |
4689 |
0 |
0 |
T17 |
1546 |
1378 |
0 |
0 |
T18 |
9515 |
9146 |
0 |
0 |
T19 |
6194 |
5982 |
0 |
0 |
T20 |
4020 |
3879 |
0 |
0 |
T21 |
2320 |
2208 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415293568 |
0 |
2409 |
T1 |
247064 |
243791 |
0 |
3 |
T4 |
93058 |
19408 |
0 |
3 |
T6 |
10658 |
10312 |
0 |
3 |
T7 |
4418 |
4289 |
0 |
3 |
T8 |
4858 |
4686 |
0 |
3 |
T17 |
1546 |
1375 |
0 |
3 |
T18 |
9515 |
9140 |
0 |
3 |
T19 |
6194 |
5979 |
0 |
3 |
T20 |
4020 |
3876 |
0 |
3 |
T21 |
2320 |
2205 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
30429 |
0 |
0 |
T1 |
247064 |
372 |
0 |
0 |
T4 |
93058 |
13 |
0 |
0 |
T6 |
10658 |
40 |
0 |
0 |
T7 |
4418 |
22 |
0 |
0 |
T8 |
4858 |
21 |
0 |
0 |
T17 |
1546 |
2 |
0 |
0 |
T18 |
9515 |
51 |
0 |
0 |
T19 |
6194 |
5 |
0 |
0 |
T20 |
4020 |
3 |
0 |
0 |
T21 |
2320 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415300737 |
0 |
0 |
T1 |
247064 |
243794 |
0 |
0 |
T4 |
93058 |
19447 |
0 |
0 |
T6 |
10658 |
10318 |
0 |
0 |
T7 |
4418 |
4292 |
0 |
0 |
T8 |
4858 |
4689 |
0 |
0 |
T17 |
1546 |
1378 |
0 |
0 |
T18 |
9515 |
9146 |
0 |
0 |
T19 |
6194 |
5982 |
0 |
0 |
T20 |
4020 |
3879 |
0 |
0 |
T21 |
2320 |
2208 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415300737 |
0 |
0 |
T1 |
247064 |
243794 |
0 |
0 |
T4 |
93058 |
19447 |
0 |
0 |
T6 |
10658 |
10318 |
0 |
0 |
T7 |
4418 |
4292 |
0 |
0 |
T8 |
4858 |
4689 |
0 |
0 |
T17 |
1546 |
1378 |
0 |
0 |
T18 |
9515 |
9146 |
0 |
0 |
T19 |
6194 |
5982 |
0 |
0 |
T20 |
4020 |
3879 |
0 |
0 |
T21 |
2320 |
2208 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T6,T7,T8 |
1 | Covered | T6,T7,T8 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T7,T8 |
0 |
Covered |
T6,T7,T8 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415300737 |
0 |
0 |
T1 |
247064 |
243794 |
0 |
0 |
T4 |
93058 |
19447 |
0 |
0 |
T6 |
10658 |
10318 |
0 |
0 |
T7 |
4418 |
4292 |
0 |
0 |
T8 |
4858 |
4689 |
0 |
0 |
T17 |
1546 |
1378 |
0 |
0 |
T18 |
9515 |
9146 |
0 |
0 |
T19 |
6194 |
5982 |
0 |
0 |
T20 |
4020 |
3879 |
0 |
0 |
T21 |
2320 |
2208 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415293568 |
0 |
2409 |
T1 |
247064 |
243791 |
0 |
3 |
T4 |
93058 |
19408 |
0 |
3 |
T6 |
10658 |
10312 |
0 |
3 |
T7 |
4418 |
4289 |
0 |
3 |
T8 |
4858 |
4686 |
0 |
3 |
T17 |
1546 |
1375 |
0 |
3 |
T18 |
9515 |
9140 |
0 |
3 |
T19 |
6194 |
5979 |
0 |
3 |
T20 |
4020 |
3876 |
0 |
3 |
T21 |
2320 |
2205 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
30386 |
0 |
0 |
T1 |
247064 |
364 |
0 |
0 |
T4 |
93058 |
13 |
0 |
0 |
T6 |
10658 |
50 |
0 |
0 |
T7 |
4418 |
12 |
0 |
0 |
T8 |
4858 |
23 |
0 |
0 |
T17 |
1546 |
1 |
0 |
0 |
T18 |
9515 |
35 |
0 |
0 |
T19 |
6194 |
1 |
0 |
0 |
T20 |
4020 |
3 |
0 |
0 |
T21 |
2320 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415300737 |
0 |
0 |
T1 |
247064 |
243794 |
0 |
0 |
T4 |
93058 |
19447 |
0 |
0 |
T6 |
10658 |
10318 |
0 |
0 |
T7 |
4418 |
4292 |
0 |
0 |
T8 |
4858 |
4689 |
0 |
0 |
T17 |
1546 |
1378 |
0 |
0 |
T18 |
9515 |
9146 |
0 |
0 |
T19 |
6194 |
5982 |
0 |
0 |
T20 |
4020 |
3879 |
0 |
0 |
T21 |
2320 |
2208 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
419911733 |
415300737 |
0 |
0 |
T1 |
247064 |
243794 |
0 |
0 |
T4 |
93058 |
19447 |
0 |
0 |
T6 |
10658 |
10318 |
0 |
0 |
T7 |
4418 |
4292 |
0 |
0 |
T8 |
4858 |
4689 |
0 |
0 |
T17 |
1546 |
1378 |
0 |
0 |
T18 |
9515 |
9146 |
0 |
0 |
T19 |
6194 |
5982 |
0 |
0 |
T20 |
4020 |
3879 |
0 |
0 |
T21 |
2320 |
2208 |
0 |
0 |