Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
T21 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2498707 |
2496855 |
0 |
0 |
T2 |
2425795 |
2422524 |
0 |
0 |
T5 |
34623 |
31332 |
0 |
0 |
T6 |
53689 |
52303 |
0 |
0 |
T16 |
40807 |
38159 |
0 |
0 |
T17 |
54170 |
51498 |
0 |
0 |
T18 |
227749 |
225656 |
0 |
0 |
T19 |
135196 |
132393 |
0 |
0 |
T20 |
63130 |
61322 |
0 |
0 |
T21 |
50837 |
46706 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
838475766 |
824699862 |
0 |
14490 |
T1 |
239952 |
239724 |
0 |
18 |
T2 |
370836 |
370248 |
0 |
18 |
T5 |
7848 |
7014 |
0 |
18 |
T6 |
8190 |
7938 |
0 |
18 |
T16 |
9606 |
8922 |
0 |
18 |
T17 |
12450 |
11760 |
0 |
18 |
T18 |
10104 |
9978 |
0 |
18 |
T19 |
12942 |
12630 |
0 |
18 |
T20 |
6054 |
5826 |
0 |
18 |
T21 |
7890 |
7170 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
873440 |
872650 |
0 |
21 |
T2 |
762257 |
761065 |
0 |
21 |
T5 |
9302 |
8314 |
0 |
21 |
T6 |
16835 |
16325 |
0 |
21 |
T16 |
10732 |
9937 |
0 |
21 |
T17 |
14442 |
13641 |
0 |
21 |
T18 |
86948 |
85984 |
0 |
21 |
T19 |
47124 |
46023 |
0 |
21 |
T20 |
22047 |
21261 |
0 |
21 |
T21 |
15942 |
14496 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
184691 |
0 |
0 |
T1 |
873440 |
4 |
0 |
0 |
T2 |
762257 |
4 |
0 |
0 |
T3 |
0 |
130 |
0 |
0 |
T5 |
9302 |
40 |
0 |
0 |
T6 |
16835 |
58 |
0 |
0 |
T9 |
0 |
263 |
0 |
0 |
T16 |
10732 |
32 |
0 |
0 |
T17 |
14442 |
16 |
0 |
0 |
T18 |
86948 |
92 |
0 |
0 |
T19 |
47124 |
159 |
0 |
0 |
T20 |
22047 |
36 |
0 |
0 |
T21 |
15942 |
62 |
0 |
0 |
T22 |
0 |
71 |
0 |
0 |
T40 |
0 |
52 |
0 |
0 |
T73 |
0 |
21 |
0 |
0 |
T76 |
0 |
15 |
0 |
0 |
T104 |
0 |
147 |
0 |
0 |
T113 |
0 |
88 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1385315 |
1384442 |
0 |
0 |
T2 |
1292702 |
1291172 |
0 |
0 |
T5 |
17473 |
15965 |
0 |
0 |
T6 |
28664 |
28001 |
0 |
0 |
T16 |
20469 |
19261 |
0 |
0 |
T17 |
27278 |
26058 |
0 |
0 |
T18 |
130697 |
129655 |
0 |
0 |
T19 |
75130 |
73701 |
0 |
0 |
T20 |
35029 |
34196 |
0 |
0 |
T21 |
27005 |
25001 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T19 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T19 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T19 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T19 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T19 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481803884 |
477367302 |
0 |
0 |
T1 |
153568 |
153433 |
0 |
0 |
T2 |
123605 |
123416 |
0 |
0 |
T5 |
1294 |
1159 |
0 |
0 |
T6 |
2729 |
2650 |
0 |
0 |
T16 |
1490 |
1382 |
0 |
0 |
T17 |
1992 |
1884 |
0 |
0 |
T18 |
16176 |
16001 |
0 |
0 |
T19 |
8286 |
8096 |
0 |
0 |
T20 |
3877 |
3742 |
0 |
0 |
T21 |
2576 |
2345 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481803884 |
477360224 |
0 |
2415 |
T1 |
153568 |
153430 |
0 |
3 |
T2 |
123605 |
123413 |
0 |
3 |
T5 |
1294 |
1156 |
0 |
3 |
T6 |
2729 |
2647 |
0 |
3 |
T16 |
1490 |
1379 |
0 |
3 |
T17 |
1992 |
1881 |
0 |
3 |
T18 |
16176 |
15998 |
0 |
3 |
T19 |
8286 |
8093 |
0 |
3 |
T20 |
3877 |
3739 |
0 |
3 |
T21 |
2576 |
2342 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481803884 |
25027 |
0 |
0 |
T1 |
153568 |
0 |
0 |
0 |
T2 |
123605 |
0 |
0 |
0 |
T3 |
0 |
53 |
0 |
0 |
T5 |
1294 |
11 |
0 |
0 |
T6 |
2729 |
16 |
0 |
0 |
T16 |
1490 |
0 |
0 |
0 |
T17 |
1992 |
0 |
0 |
0 |
T18 |
16176 |
0 |
0 |
0 |
T19 |
8286 |
39 |
0 |
0 |
T20 |
3877 |
7 |
0 |
0 |
T21 |
2576 |
0 |
0 |
0 |
T22 |
0 |
34 |
0 |
0 |
T40 |
0 |
32 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
T104 |
0 |
42 |
0 |
0 |
T113 |
0 |
49 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T22 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T22 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T22 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137449977 |
0 |
2415 |
T1 |
39992 |
39954 |
0 |
3 |
T2 |
61806 |
61708 |
0 |
3 |
T5 |
1308 |
1169 |
0 |
3 |
T6 |
1365 |
1323 |
0 |
3 |
T16 |
1601 |
1487 |
0 |
3 |
T17 |
2075 |
1960 |
0 |
3 |
T18 |
1684 |
1663 |
0 |
3 |
T19 |
2157 |
2105 |
0 |
3 |
T20 |
1009 |
971 |
0 |
3 |
T21 |
1315 |
1195 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
15720 |
0 |
0 |
T1 |
39992 |
0 |
0 |
0 |
T2 |
61806 |
0 |
0 |
0 |
T3 |
0 |
32 |
0 |
0 |
T5 |
1308 |
7 |
0 |
0 |
T6 |
1365 |
6 |
0 |
0 |
T9 |
0 |
263 |
0 |
0 |
T16 |
1601 |
0 |
0 |
0 |
T17 |
2075 |
0 |
0 |
0 |
T18 |
1684 |
0 |
0 |
0 |
T19 |
2157 |
0 |
0 |
0 |
T20 |
1009 |
0 |
0 |
0 |
T21 |
1315 |
0 |
0 |
0 |
T22 |
0 |
24 |
0 |
0 |
T40 |
0 |
11 |
0 |
0 |
T73 |
0 |
9 |
0 |
0 |
T76 |
0 |
15 |
0 |
0 |
T104 |
0 |
53 |
0 |
0 |
T113 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T19 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T19 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T19 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T19 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T19 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137449977 |
0 |
2415 |
T1 |
39992 |
39954 |
0 |
3 |
T2 |
61806 |
61708 |
0 |
3 |
T5 |
1308 |
1169 |
0 |
3 |
T6 |
1365 |
1323 |
0 |
3 |
T16 |
1601 |
1487 |
0 |
3 |
T17 |
2075 |
1960 |
0 |
3 |
T18 |
1684 |
1663 |
0 |
3 |
T19 |
2157 |
2105 |
0 |
3 |
T20 |
1009 |
971 |
0 |
3 |
T21 |
1315 |
1195 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
17658 |
0 |
0 |
T1 |
39992 |
0 |
0 |
0 |
T2 |
61806 |
0 |
0 |
0 |
T3 |
0 |
45 |
0 |
0 |
T5 |
1308 |
6 |
0 |
0 |
T6 |
1365 |
13 |
0 |
0 |
T16 |
1601 |
0 |
0 |
0 |
T17 |
2075 |
0 |
0 |
0 |
T18 |
1684 |
0 |
0 |
0 |
T19 |
2157 |
43 |
0 |
0 |
T20 |
1009 |
5 |
0 |
0 |
T21 |
1315 |
0 |
0 |
0 |
T22 |
0 |
13 |
0 |
0 |
T40 |
0 |
9 |
0 |
0 |
T73 |
0 |
5 |
0 |
0 |
T104 |
0 |
52 |
0 |
0 |
T113 |
0 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
510482275 |
0 |
0 |
T1 |
159972 |
159931 |
0 |
0 |
T2 |
128760 |
128691 |
0 |
0 |
T5 |
1348 |
1294 |
0 |
0 |
T6 |
2844 |
2804 |
0 |
0 |
T16 |
1510 |
1470 |
0 |
0 |
T17 |
2075 |
2034 |
0 |
0 |
T18 |
16851 |
16768 |
0 |
0 |
T19 |
8631 |
8490 |
0 |
0 |
T20 |
4038 |
4012 |
0 |
0 |
T21 |
2684 |
2544 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
510482275 |
0 |
0 |
T1 |
159972 |
159931 |
0 |
0 |
T2 |
128760 |
128691 |
0 |
0 |
T5 |
1348 |
1294 |
0 |
0 |
T6 |
2844 |
2804 |
0 |
0 |
T16 |
1510 |
1470 |
0 |
0 |
T17 |
2075 |
2034 |
0 |
0 |
T18 |
16851 |
16768 |
0 |
0 |
T19 |
8631 |
8490 |
0 |
0 |
T20 |
4038 |
4012 |
0 |
0 |
T21 |
2684 |
2544 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481803884 |
479572025 |
0 |
0 |
T1 |
153568 |
153529 |
0 |
0 |
T2 |
123605 |
123539 |
0 |
0 |
T5 |
1294 |
1242 |
0 |
0 |
T6 |
2729 |
2691 |
0 |
0 |
T16 |
1490 |
1451 |
0 |
0 |
T17 |
1992 |
1953 |
0 |
0 |
T18 |
16176 |
16097 |
0 |
0 |
T19 |
8286 |
8151 |
0 |
0 |
T20 |
3877 |
3852 |
0 |
0 |
T21 |
2576 |
2441 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
481803884 |
479572025 |
0 |
0 |
T1 |
153568 |
153529 |
0 |
0 |
T2 |
123605 |
123539 |
0 |
0 |
T5 |
1294 |
1242 |
0 |
0 |
T6 |
2729 |
2691 |
0 |
0 |
T16 |
1490 |
1451 |
0 |
0 |
T17 |
1992 |
1953 |
0 |
0 |
T18 |
16176 |
16097 |
0 |
0 |
T19 |
8286 |
8151 |
0 |
0 |
T20 |
3877 |
3852 |
0 |
0 |
T21 |
2576 |
2441 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240119590 |
240119590 |
0 |
0 |
T1 |
76765 |
76765 |
0 |
0 |
T2 |
61770 |
61770 |
0 |
0 |
T5 |
630 |
630 |
0 |
0 |
T6 |
1440 |
1440 |
0 |
0 |
T16 |
726 |
726 |
0 |
0 |
T17 |
977 |
977 |
0 |
0 |
T18 |
8049 |
8049 |
0 |
0 |
T19 |
4404 |
4404 |
0 |
0 |
T20 |
1980 |
1980 |
0 |
0 |
T21 |
1221 |
1221 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
240119590 |
240119590 |
0 |
0 |
T1 |
76765 |
76765 |
0 |
0 |
T2 |
61770 |
61770 |
0 |
0 |
T5 |
630 |
630 |
0 |
0 |
T6 |
1440 |
1440 |
0 |
0 |
T16 |
726 |
726 |
0 |
0 |
T17 |
977 |
977 |
0 |
0 |
T18 |
8049 |
8049 |
0 |
0 |
T19 |
4404 |
4404 |
0 |
0 |
T20 |
1980 |
1980 |
0 |
0 |
T21 |
1221 |
1221 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120059242 |
120059242 |
0 |
0 |
T1 |
38382 |
38382 |
0 |
0 |
T2 |
30885 |
30885 |
0 |
0 |
T5 |
315 |
315 |
0 |
0 |
T6 |
720 |
720 |
0 |
0 |
T16 |
363 |
363 |
0 |
0 |
T17 |
488 |
488 |
0 |
0 |
T18 |
4024 |
4024 |
0 |
0 |
T19 |
2201 |
2201 |
0 |
0 |
T20 |
990 |
990 |
0 |
0 |
T21 |
610 |
610 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120059242 |
120059242 |
0 |
0 |
T1 |
38382 |
38382 |
0 |
0 |
T2 |
30885 |
30885 |
0 |
0 |
T5 |
315 |
315 |
0 |
0 |
T6 |
720 |
720 |
0 |
0 |
T16 |
363 |
363 |
0 |
0 |
T17 |
488 |
488 |
0 |
0 |
T18 |
4024 |
4024 |
0 |
0 |
T19 |
2201 |
2201 |
0 |
0 |
T20 |
990 |
990 |
0 |
0 |
T21 |
610 |
610 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
246202209 |
245071267 |
0 |
0 |
T1 |
76788 |
76769 |
0 |
0 |
T2 |
61806 |
61773 |
0 |
0 |
T5 |
646 |
620 |
0 |
0 |
T6 |
1365 |
1346 |
0 |
0 |
T16 |
734 |
715 |
0 |
0 |
T17 |
996 |
976 |
0 |
0 |
T18 |
8089 |
8049 |
0 |
0 |
T19 |
4142 |
4075 |
0 |
0 |
T20 |
1938 |
1926 |
0 |
0 |
T21 |
1288 |
1221 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
246202209 |
245071267 |
0 |
0 |
T1 |
76788 |
76769 |
0 |
0 |
T2 |
61806 |
61773 |
0 |
0 |
T5 |
646 |
620 |
0 |
0 |
T6 |
1365 |
1346 |
0 |
0 |
T16 |
734 |
715 |
0 |
0 |
T17 |
996 |
976 |
0 |
0 |
T18 |
8089 |
8049 |
0 |
0 |
T19 |
4142 |
4075 |
0 |
0 |
T20 |
1938 |
1926 |
0 |
0 |
T21 |
1288 |
1221 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137449977 |
0 |
2415 |
T1 |
39992 |
39954 |
0 |
3 |
T2 |
61806 |
61708 |
0 |
3 |
T5 |
1308 |
1169 |
0 |
3 |
T6 |
1365 |
1323 |
0 |
3 |
T16 |
1601 |
1487 |
0 |
3 |
T17 |
2075 |
1960 |
0 |
3 |
T18 |
1684 |
1663 |
0 |
3 |
T19 |
2157 |
2105 |
0 |
3 |
T20 |
1009 |
971 |
0 |
3 |
T21 |
1315 |
1195 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137449977 |
0 |
2415 |
T1 |
39992 |
39954 |
0 |
3 |
T2 |
61806 |
61708 |
0 |
3 |
T5 |
1308 |
1169 |
0 |
3 |
T6 |
1365 |
1323 |
0 |
3 |
T16 |
1601 |
1487 |
0 |
3 |
T17 |
2075 |
1960 |
0 |
3 |
T18 |
1684 |
1663 |
0 |
3 |
T19 |
2157 |
2105 |
0 |
3 |
T20 |
1009 |
971 |
0 |
3 |
T21 |
1315 |
1195 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137449977 |
0 |
2415 |
T1 |
39992 |
39954 |
0 |
3 |
T2 |
61806 |
61708 |
0 |
3 |
T5 |
1308 |
1169 |
0 |
3 |
T6 |
1365 |
1323 |
0 |
3 |
T16 |
1601 |
1487 |
0 |
3 |
T17 |
2075 |
1960 |
0 |
3 |
T18 |
1684 |
1663 |
0 |
3 |
T19 |
2157 |
2105 |
0 |
3 |
T20 |
1009 |
971 |
0 |
3 |
T21 |
1315 |
1195 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137449977 |
0 |
2415 |
T1 |
39992 |
39954 |
0 |
3 |
T2 |
61806 |
61708 |
0 |
3 |
T5 |
1308 |
1169 |
0 |
3 |
T6 |
1365 |
1323 |
0 |
3 |
T16 |
1601 |
1487 |
0 |
3 |
T17 |
2075 |
1960 |
0 |
3 |
T18 |
1684 |
1663 |
0 |
3 |
T19 |
2157 |
2105 |
0 |
3 |
T20 |
1009 |
971 |
0 |
3 |
T21 |
1315 |
1195 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137449977 |
0 |
2415 |
T1 |
39992 |
39954 |
0 |
3 |
T2 |
61806 |
61708 |
0 |
3 |
T5 |
1308 |
1169 |
0 |
3 |
T6 |
1365 |
1323 |
0 |
3 |
T16 |
1601 |
1487 |
0 |
3 |
T17 |
2075 |
1960 |
0 |
3 |
T18 |
1684 |
1663 |
0 |
3 |
T19 |
2157 |
2105 |
0 |
3 |
T20 |
1009 |
971 |
0 |
3 |
T21 |
1315 |
1195 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137449977 |
0 |
2415 |
T1 |
39992 |
39954 |
0 |
3 |
T2 |
61806 |
61708 |
0 |
3 |
T5 |
1308 |
1169 |
0 |
3 |
T6 |
1365 |
1323 |
0 |
3 |
T16 |
1601 |
1487 |
0 |
3 |
T17 |
2075 |
1960 |
0 |
3 |
T18 |
1684 |
1663 |
0 |
3 |
T19 |
2157 |
2105 |
0 |
3 |
T20 |
1009 |
971 |
0 |
3 |
T21 |
1315 |
1195 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
137457253 |
0 |
0 |
T1 |
39992 |
39957 |
0 |
0 |
T2 |
61806 |
61711 |
0 |
0 |
T5 |
1308 |
1172 |
0 |
0 |
T6 |
1365 |
1326 |
0 |
0 |
T16 |
1601 |
1490 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
1684 |
1666 |
0 |
0 |
T19 |
2157 |
2108 |
0 |
0 |
T20 |
1009 |
974 |
0 |
0 |
T21 |
1315 |
1198 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508176755 |
0 |
0 |
T1 |
159972 |
159831 |
0 |
0 |
T2 |
128760 |
128562 |
0 |
0 |
T5 |
1348 |
1208 |
0 |
0 |
T6 |
2844 |
2761 |
0 |
0 |
T16 |
1510 |
1399 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
16851 |
16668 |
0 |
0 |
T19 |
8631 |
8433 |
0 |
0 |
T20 |
4038 |
3898 |
0 |
0 |
T21 |
2684 |
2444 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508169662 |
0 |
2415 |
T1 |
159972 |
159828 |
0 |
3 |
T2 |
128760 |
128559 |
0 |
3 |
T5 |
1348 |
1205 |
0 |
3 |
T6 |
2844 |
2758 |
0 |
3 |
T16 |
1510 |
1396 |
0 |
3 |
T17 |
2075 |
1960 |
0 |
3 |
T18 |
16851 |
16665 |
0 |
3 |
T19 |
8631 |
8430 |
0 |
3 |
T20 |
4038 |
3895 |
0 |
3 |
T21 |
2684 |
2441 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
31684 |
0 |
0 |
T1 |
159972 |
1 |
0 |
0 |
T2 |
128760 |
1 |
0 |
0 |
T5 |
1348 |
3 |
0 |
0 |
T6 |
2844 |
6 |
0 |
0 |
T16 |
1510 |
8 |
0 |
0 |
T17 |
2075 |
4 |
0 |
0 |
T18 |
16851 |
25 |
0 |
0 |
T19 |
8631 |
18 |
0 |
0 |
T20 |
4038 |
7 |
0 |
0 |
T21 |
2684 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508176755 |
0 |
0 |
T1 |
159972 |
159831 |
0 |
0 |
T2 |
128760 |
128562 |
0 |
0 |
T5 |
1348 |
1208 |
0 |
0 |
T6 |
2844 |
2761 |
0 |
0 |
T16 |
1510 |
1399 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
16851 |
16668 |
0 |
0 |
T19 |
8631 |
8433 |
0 |
0 |
T20 |
4038 |
3898 |
0 |
0 |
T21 |
2684 |
2444 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508176755 |
0 |
0 |
T1 |
159972 |
159831 |
0 |
0 |
T2 |
128760 |
128562 |
0 |
0 |
T5 |
1348 |
1208 |
0 |
0 |
T6 |
2844 |
2761 |
0 |
0 |
T16 |
1510 |
1399 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
16851 |
16668 |
0 |
0 |
T19 |
8631 |
8433 |
0 |
0 |
T20 |
4038 |
3898 |
0 |
0 |
T21 |
2684 |
2444 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508176755 |
0 |
0 |
T1 |
159972 |
159831 |
0 |
0 |
T2 |
128760 |
128562 |
0 |
0 |
T5 |
1348 |
1208 |
0 |
0 |
T6 |
2844 |
2761 |
0 |
0 |
T16 |
1510 |
1399 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
16851 |
16668 |
0 |
0 |
T19 |
8631 |
8433 |
0 |
0 |
T20 |
4038 |
3898 |
0 |
0 |
T21 |
2684 |
2444 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508169662 |
0 |
2415 |
T1 |
159972 |
159828 |
0 |
3 |
T2 |
128760 |
128559 |
0 |
3 |
T5 |
1348 |
1205 |
0 |
3 |
T6 |
2844 |
2758 |
0 |
3 |
T16 |
1510 |
1396 |
0 |
3 |
T17 |
2075 |
1960 |
0 |
3 |
T18 |
16851 |
16665 |
0 |
3 |
T19 |
8631 |
8430 |
0 |
3 |
T20 |
4038 |
3895 |
0 |
3 |
T21 |
2684 |
2441 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
31390 |
0 |
0 |
T1 |
159972 |
1 |
0 |
0 |
T2 |
128760 |
1 |
0 |
0 |
T5 |
1348 |
5 |
0 |
0 |
T6 |
2844 |
6 |
0 |
0 |
T16 |
1510 |
4 |
0 |
0 |
T17 |
2075 |
4 |
0 |
0 |
T18 |
16851 |
24 |
0 |
0 |
T19 |
8631 |
20 |
0 |
0 |
T20 |
4038 |
5 |
0 |
0 |
T21 |
2684 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508176755 |
0 |
0 |
T1 |
159972 |
159831 |
0 |
0 |
T2 |
128760 |
128562 |
0 |
0 |
T5 |
1348 |
1208 |
0 |
0 |
T6 |
2844 |
2761 |
0 |
0 |
T16 |
1510 |
1399 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
16851 |
16668 |
0 |
0 |
T19 |
8631 |
8433 |
0 |
0 |
T20 |
4038 |
3898 |
0 |
0 |
T21 |
2684 |
2444 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508176755 |
0 |
0 |
T1 |
159972 |
159831 |
0 |
0 |
T2 |
128760 |
128562 |
0 |
0 |
T5 |
1348 |
1208 |
0 |
0 |
T6 |
2844 |
2761 |
0 |
0 |
T16 |
1510 |
1399 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
16851 |
16668 |
0 |
0 |
T19 |
8631 |
8433 |
0 |
0 |
T20 |
4038 |
3898 |
0 |
0 |
T21 |
2684 |
2444 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508176755 |
0 |
0 |
T1 |
159972 |
159831 |
0 |
0 |
T2 |
128760 |
128562 |
0 |
0 |
T5 |
1348 |
1208 |
0 |
0 |
T6 |
2844 |
2761 |
0 |
0 |
T16 |
1510 |
1399 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
16851 |
16668 |
0 |
0 |
T19 |
8631 |
8433 |
0 |
0 |
T20 |
4038 |
3898 |
0 |
0 |
T21 |
2684 |
2444 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508169662 |
0 |
2415 |
T1 |
159972 |
159828 |
0 |
3 |
T2 |
128760 |
128559 |
0 |
3 |
T5 |
1348 |
1205 |
0 |
3 |
T6 |
2844 |
2758 |
0 |
3 |
T16 |
1510 |
1396 |
0 |
3 |
T17 |
2075 |
1960 |
0 |
3 |
T18 |
16851 |
16665 |
0 |
3 |
T19 |
8631 |
8430 |
0 |
3 |
T20 |
4038 |
3895 |
0 |
3 |
T21 |
2684 |
2441 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
31608 |
0 |
0 |
T1 |
159972 |
1 |
0 |
0 |
T2 |
128760 |
1 |
0 |
0 |
T5 |
1348 |
5 |
0 |
0 |
T6 |
2844 |
6 |
0 |
0 |
T16 |
1510 |
4 |
0 |
0 |
T17 |
2075 |
4 |
0 |
0 |
T18 |
16851 |
20 |
0 |
0 |
T19 |
8631 |
15 |
0 |
0 |
T20 |
4038 |
5 |
0 |
0 |
T21 |
2684 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508176755 |
0 |
0 |
T1 |
159972 |
159831 |
0 |
0 |
T2 |
128760 |
128562 |
0 |
0 |
T5 |
1348 |
1208 |
0 |
0 |
T6 |
2844 |
2761 |
0 |
0 |
T16 |
1510 |
1399 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
16851 |
16668 |
0 |
0 |
T19 |
8631 |
8433 |
0 |
0 |
T20 |
4038 |
3898 |
0 |
0 |
T21 |
2684 |
2444 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508176755 |
0 |
0 |
T1 |
159972 |
159831 |
0 |
0 |
T2 |
128760 |
128562 |
0 |
0 |
T5 |
1348 |
1208 |
0 |
0 |
T6 |
2844 |
2761 |
0 |
0 |
T16 |
1510 |
1399 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
16851 |
16668 |
0 |
0 |
T19 |
8631 |
8433 |
0 |
0 |
T20 |
4038 |
3898 |
0 |
0 |
T21 |
2684 |
2444 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T1 |
1 | Covered | T5,T6,T1 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T1 |
0 |
Covered |
T5,T6,T1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508176755 |
0 |
0 |
T1 |
159972 |
159831 |
0 |
0 |
T2 |
128760 |
128562 |
0 |
0 |
T5 |
1348 |
1208 |
0 |
0 |
T6 |
2844 |
2761 |
0 |
0 |
T16 |
1510 |
1399 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
16851 |
16668 |
0 |
0 |
T19 |
8631 |
8433 |
0 |
0 |
T20 |
4038 |
3898 |
0 |
0 |
T21 |
2684 |
2444 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508169662 |
0 |
2415 |
T1 |
159972 |
159828 |
0 |
3 |
T2 |
128760 |
128559 |
0 |
3 |
T5 |
1348 |
1205 |
0 |
3 |
T6 |
2844 |
2758 |
0 |
3 |
T16 |
1510 |
1396 |
0 |
3 |
T17 |
2075 |
1960 |
0 |
3 |
T18 |
16851 |
16665 |
0 |
3 |
T19 |
8631 |
8430 |
0 |
3 |
T20 |
4038 |
3895 |
0 |
3 |
T21 |
2684 |
2441 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
31604 |
0 |
0 |
T1 |
159972 |
1 |
0 |
0 |
T2 |
128760 |
1 |
0 |
0 |
T5 |
1348 |
3 |
0 |
0 |
T6 |
2844 |
5 |
0 |
0 |
T16 |
1510 |
16 |
0 |
0 |
T17 |
2075 |
4 |
0 |
0 |
T18 |
16851 |
23 |
0 |
0 |
T19 |
8631 |
24 |
0 |
0 |
T20 |
4038 |
7 |
0 |
0 |
T21 |
2684 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508176755 |
0 |
0 |
T1 |
159972 |
159831 |
0 |
0 |
T2 |
128760 |
128562 |
0 |
0 |
T5 |
1348 |
1208 |
0 |
0 |
T6 |
2844 |
2761 |
0 |
0 |
T16 |
1510 |
1399 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
16851 |
16668 |
0 |
0 |
T19 |
8631 |
8433 |
0 |
0 |
T20 |
4038 |
3898 |
0 |
0 |
T21 |
2684 |
2444 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512833746 |
508176755 |
0 |
0 |
T1 |
159972 |
159831 |
0 |
0 |
T2 |
128760 |
128562 |
0 |
0 |
T5 |
1348 |
1208 |
0 |
0 |
T6 |
2844 |
2761 |
0 |
0 |
T16 |
1510 |
1399 |
0 |
0 |
T17 |
2075 |
1963 |
0 |
0 |
T18 |
16851 |
16668 |
0 |
0 |
T19 |
8631 |
8433 |
0 |
0 |
T20 |
4038 |
3898 |
0 |
0 |
T21 |
2684 |
2444 |
0 |
0 |