Line Coverage for Module :
clkmgr_extclk_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
ALWAYS | 34 | 1 | 1 | 100.00 |
ALWAYS | 49 | 1 | 1 | 100.00 |
ALWAYS | 66 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_extclk_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
49 |
1 |
1 |
66 |
1 |
1 |
Cond Coverage for Module :
clkmgr_extclk_sva_if
| Total | Covered | Percent |
Conditions | 19 | 19 | 100.00 |
Logical | 19 | 19 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (lc_clk_byp_req_i == On)
------------1-----------
-1- | Status | Tests |
0 | Covered | T5,T6,T19 |
1 | Covered | T5,T6,T22 |
LINE 49
EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (lc_hw_debug_en_i == On))
---------------1-------------- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T19,T20 |
1 | 0 | Covered | T5,T6,T19 |
1 | 1 | Covered | T6,T19,T20 |
LINE 49
SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T5,T6,T19 |
1 | Covered | T5,T6,T19 |
LINE 49
SUB-EXPRESSION (lc_hw_debug_en_i == On)
------------1-----------
-1- | Status | Tests |
0 | Covered | T5,T6,T19 |
1 | Covered | T6,T19,T20 |
LINE 66
EXPRESSION ((extclk_ctrl_sel == MuBi4True) && (extclk_ctrl_hi_speed_sel == MuBi4True) && (lc_hw_debug_en_i == On))
---------------1-------------- -------------------2------------------- ------------3-----------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T19,T20,T104 |
1 | 0 | 1 | Covered | T19,T104,T113 |
1 | 1 | 0 | Covered | T5,T6,T19 |
1 | 1 | 1 | Covered | T6,T19,T20 |
LINE 66
SUB-EXPRESSION (extclk_ctrl_sel == MuBi4True)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T5,T6,T19 |
1 | Covered | T5,T6,T19 |
LINE 66
SUB-EXPRESSION (extclk_ctrl_hi_speed_sel == MuBi4True)
-------------------1-------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T19 |
1 | Covered | T5,T6,T19 |
LINE 66
SUB-EXPRESSION (lc_hw_debug_en_i == On)
------------1-----------
-1- | Status | Tests |
0 | Covered | T5,T6,T19 |
1 | Covered | T6,T19,T20 |
Assert Coverage for Module :
clkmgr_extclk_sva_if
Assertion Details
AllClkBypReqFall_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
3727 |
0 |
0 |
T1 |
39992 |
0 |
0 |
0 |
T2 |
61806 |
0 |
0 |
0 |
T3 |
0 |
9 |
0 |
0 |
T6 |
1365 |
3 |
0 |
0 |
T9 |
0 |
67 |
0 |
0 |
T16 |
1601 |
0 |
0 |
0 |
T17 |
2075 |
0 |
0 |
0 |
T18 |
1684 |
0 |
0 |
0 |
T19 |
2157 |
8 |
0 |
0 |
T20 |
1009 |
1 |
0 |
0 |
T21 |
1315 |
0 |
0 |
0 |
T22 |
1948 |
0 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T76 |
0 |
3 |
0 |
0 |
T104 |
0 |
10 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
AllClkBypReqRise_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
3727 |
0 |
0 |
T1 |
39992 |
0 |
0 |
0 |
T2 |
61806 |
0 |
0 |
0 |
T3 |
0 |
9 |
0 |
0 |
T6 |
1365 |
3 |
0 |
0 |
T9 |
0 |
67 |
0 |
0 |
T16 |
1601 |
0 |
0 |
0 |
T17 |
2075 |
0 |
0 |
0 |
T18 |
1684 |
0 |
0 |
0 |
T19 |
2157 |
8 |
0 |
0 |
T20 |
1009 |
1 |
0 |
0 |
T21 |
1315 |
0 |
0 |
0 |
T22 |
1948 |
0 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T76 |
0 |
3 |
0 |
0 |
T104 |
0 |
10 |
0 |
0 |
T113 |
0 |
4 |
0 |
0 |
HiSpeedSelFall_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
2237 |
0 |
0 |
T1 |
39992 |
0 |
0 |
0 |
T2 |
61806 |
0 |
0 |
0 |
T3 |
0 |
5 |
0 |
0 |
T6 |
1365 |
3 |
0 |
0 |
T9 |
0 |
46 |
0 |
0 |
T16 |
1601 |
0 |
0 |
0 |
T17 |
2075 |
0 |
0 |
0 |
T18 |
1684 |
0 |
0 |
0 |
T19 |
2157 |
5 |
0 |
0 |
T20 |
1009 |
1 |
0 |
0 |
T21 |
1315 |
0 |
0 |
0 |
T22 |
1948 |
0 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T76 |
0 |
3 |
0 |
0 |
T104 |
0 |
6 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
HiSpeedSelRise_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
2237 |
0 |
0 |
T1 |
39992 |
0 |
0 |
0 |
T2 |
61806 |
0 |
0 |
0 |
T3 |
0 |
5 |
0 |
0 |
T6 |
1365 |
3 |
0 |
0 |
T9 |
0 |
46 |
0 |
0 |
T16 |
1601 |
0 |
0 |
0 |
T17 |
2075 |
0 |
0 |
0 |
T18 |
1684 |
0 |
0 |
0 |
T19 |
2157 |
5 |
0 |
0 |
T20 |
1009 |
1 |
0 |
0 |
T21 |
1315 |
0 |
0 |
0 |
T22 |
1948 |
0 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T76 |
0 |
3 |
0 |
0 |
T104 |
0 |
6 |
0 |
0 |
T113 |
0 |
2 |
0 |
0 |
IoClkBypReqFall_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
4715 |
0 |
0 |
T1 |
39992 |
0 |
0 |
0 |
T2 |
61806 |
0 |
0 |
0 |
T3 |
0 |
11 |
0 |
0 |
T5 |
1308 |
2 |
0 |
0 |
T6 |
1365 |
2 |
0 |
0 |
T9 |
0 |
83 |
0 |
0 |
T16 |
1601 |
0 |
0 |
0 |
T17 |
2075 |
0 |
0 |
0 |
T18 |
1684 |
0 |
0 |
0 |
T19 |
2157 |
0 |
0 |
0 |
T20 |
1009 |
0 |
0 |
0 |
T21 |
1315 |
0 |
0 |
0 |
T22 |
0 |
7 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T76 |
0 |
5 |
0 |
0 |
T104 |
0 |
10 |
0 |
0 |
T113 |
0 |
7 |
0 |
0 |
IoClkBypReqRise_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139745961 |
4715 |
0 |
0 |
T1 |
39992 |
0 |
0 |
0 |
T2 |
61806 |
0 |
0 |
0 |
T3 |
0 |
11 |
0 |
0 |
T5 |
1308 |
2 |
0 |
0 |
T6 |
1365 |
2 |
0 |
0 |
T9 |
0 |
83 |
0 |
0 |
T16 |
1601 |
0 |
0 |
0 |
T17 |
2075 |
0 |
0 |
0 |
T18 |
1684 |
0 |
0 |
0 |
T19 |
2157 |
0 |
0 |
0 |
T20 |
1009 |
0 |
0 |
0 |
T21 |
1315 |
0 |
0 |
0 |
T22 |
0 |
7 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
T76 |
0 |
5 |
0 |
0 |
T104 |
0 |
10 |
0 |
0 |
T113 |
0 |
7 |
0 |
0 |