Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
918671 |
0 |
0 |
T1 |
866172 |
392 |
0 |
0 |
T2 |
1032147 |
438 |
0 |
0 |
T3 |
766422 |
488 |
0 |
0 |
T5 |
6531 |
0 |
0 |
0 |
T7 |
0 |
5841 |
0 |
0 |
T8 |
0 |
48 |
0 |
0 |
T9 |
0 |
210 |
0 |
0 |
T14 |
5996 |
0 |
0 |
0 |
T15 |
13237 |
0 |
0 |
0 |
T16 |
16889 |
0 |
0 |
0 |
T17 |
11178 |
0 |
0 |
0 |
T18 |
15640 |
0 |
0 |
0 |
T19 |
18765 |
0 |
0 |
0 |
T20 |
0 |
972 |
0 |
0 |
T21 |
0 |
264 |
0 |
0 |
T24 |
0 |
22 |
0 |
0 |
T25 |
0 |
1676 |
0 |
0 |
T26 |
0 |
70 |
0 |
0 |
T27 |
0 |
292 |
0 |
0 |
T66 |
3194 |
0 |
0 |
0 |
T67 |
31218 |
1 |
0 |
0 |
T68 |
9486 |
1 |
0 |
0 |
T69 |
18468 |
2 |
0 |
0 |
T72 |
7674 |
1 |
0 |
0 |
T141 |
10284 |
1 |
0 |
0 |
T142 |
23918 |
1 |
0 |
0 |
T143 |
12486 |
2 |
0 |
0 |
T144 |
20000 |
1 |
0 |
0 |
T145 |
10126 |
1 |
0 |
0 |
T146 |
4110 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
915353 |
0 |
0 |
T1 |
453564 |
392 |
0 |
0 |
T2 |
540433 |
438 |
0 |
0 |
T3 |
194738 |
488 |
0 |
0 |
T5 |
4112 |
0 |
0 |
0 |
T7 |
0 |
5777 |
0 |
0 |
T8 |
0 |
48 |
0 |
0 |
T9 |
0 |
210 |
0 |
0 |
T14 |
3538 |
0 |
0 |
0 |
T15 |
4231 |
0 |
0 |
0 |
T16 |
10094 |
0 |
0 |
0 |
T17 |
6624 |
0 |
0 |
0 |
T18 |
7318 |
0 |
0 |
0 |
T19 |
7966 |
0 |
0 |
0 |
T20 |
0 |
972 |
0 |
0 |
T21 |
0 |
264 |
0 |
0 |
T24 |
0 |
22 |
0 |
0 |
T25 |
0 |
1676 |
0 |
0 |
T26 |
0 |
70 |
0 |
0 |
T27 |
0 |
292 |
0 |
0 |
T66 |
7183 |
0 |
0 |
0 |
T67 |
13516 |
1 |
0 |
0 |
T68 |
4074 |
1 |
0 |
0 |
T69 |
21266 |
2 |
0 |
0 |
T72 |
13766 |
1 |
0 |
0 |
T141 |
19328 |
1 |
0 |
0 |
T142 |
9964 |
1 |
0 |
0 |
T143 |
10866 |
2 |
0 |
0 |
T144 |
8184 |
1 |
0 |
0 |
T145 |
18326 |
1 |
0 |
0 |
T146 |
2209 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515497665 |
24555 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
189175 |
32 |
0 |
0 |
T5 |
1356 |
0 |
0 |
0 |
T7 |
0 |
279 |
0 |
0 |
T14 |
1267 |
0 |
0 |
0 |
T15 |
3316 |
0 |
0 |
0 |
T16 |
3528 |
0 |
0 |
0 |
T17 |
2298 |
0 |
0 |
0 |
T18 |
3423 |
0 |
0 |
0 |
T19 |
4211 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
14 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
24555 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
279 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
14 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515497665 |
30534 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
189175 |
32 |
0 |
0 |
T5 |
1356 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
1267 |
0 |
0 |
0 |
T15 |
3316 |
0 |
0 |
0 |
T16 |
3528 |
0 |
0 |
0 |
T17 |
2298 |
0 |
0 |
0 |
T18 |
3423 |
0 |
0 |
0 |
T19 |
4211 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
30548 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
30527 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515497665 |
30536 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
189175 |
32 |
0 |
0 |
T5 |
1356 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
1267 |
0 |
0 |
0 |
T15 |
3316 |
0 |
0 |
0 |
T16 |
3528 |
0 |
0 |
0 |
T17 |
2298 |
0 |
0 |
0 |
T18 |
3423 |
0 |
0 |
0 |
T19 |
4211 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
256899523 |
24555 |
0 |
0 |
T1 |
90340 |
32 |
0 |
0 |
T2 |
107663 |
38 |
0 |
0 |
T3 |
94548 |
32 |
0 |
0 |
T5 |
666 |
0 |
0 |
0 |
T7 |
0 |
279 |
0 |
0 |
T14 |
608 |
0 |
0 |
0 |
T15 |
1611 |
0 |
0 |
0 |
T16 |
1718 |
0 |
0 |
0 |
T17 |
1170 |
0 |
0 |
0 |
T18 |
1830 |
0 |
0 |
0 |
T19 |
2266 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
14 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
24555 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
279 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
14 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
256899523 |
30384 |
0 |
0 |
T1 |
90340 |
32 |
0 |
0 |
T2 |
107663 |
38 |
0 |
0 |
T3 |
94548 |
32 |
0 |
0 |
T5 |
666 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
608 |
0 |
0 |
0 |
T15 |
1611 |
0 |
0 |
0 |
T16 |
1718 |
0 |
0 |
0 |
T17 |
1170 |
0 |
0 |
0 |
T18 |
1830 |
0 |
0 |
0 |
T19 |
2266 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
30405 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
30374 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
256899523 |
30389 |
0 |
0 |
T1 |
90340 |
32 |
0 |
0 |
T2 |
107663 |
38 |
0 |
0 |
T3 |
94548 |
32 |
0 |
0 |
T5 |
666 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
608 |
0 |
0 |
0 |
T15 |
1611 |
0 |
0 |
0 |
T16 |
1718 |
0 |
0 |
0 |
T17 |
1170 |
0 |
0 |
0 |
T18 |
1830 |
0 |
0 |
0 |
T19 |
2266 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128449202 |
24555 |
0 |
0 |
T1 |
45170 |
32 |
0 |
0 |
T2 |
53832 |
38 |
0 |
0 |
T3 |
47274 |
32 |
0 |
0 |
T5 |
333 |
0 |
0 |
0 |
T7 |
0 |
279 |
0 |
0 |
T14 |
304 |
0 |
0 |
0 |
T15 |
806 |
0 |
0 |
0 |
T16 |
859 |
0 |
0 |
0 |
T17 |
584 |
0 |
0 |
0 |
T18 |
915 |
0 |
0 |
0 |
T19 |
1133 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
14 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
24555 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
279 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
14 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128449202 |
30524 |
0 |
0 |
T1 |
45170 |
32 |
0 |
0 |
T2 |
53832 |
38 |
0 |
0 |
T3 |
47274 |
32 |
0 |
0 |
T5 |
333 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
304 |
0 |
0 |
0 |
T15 |
806 |
0 |
0 |
0 |
T16 |
859 |
0 |
0 |
0 |
T17 |
584 |
0 |
0 |
0 |
T18 |
915 |
0 |
0 |
0 |
T19 |
1133 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
30555 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
30518 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128449202 |
30527 |
0 |
0 |
T1 |
45170 |
32 |
0 |
0 |
T2 |
53832 |
38 |
0 |
0 |
T3 |
47274 |
32 |
0 |
0 |
T5 |
333 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
304 |
0 |
0 |
0 |
T15 |
806 |
0 |
0 |
0 |
T16 |
859 |
0 |
0 |
0 |
T17 |
584 |
0 |
0 |
0 |
T18 |
915 |
0 |
0 |
0 |
T19 |
1133 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
547716408 |
24555 |
0 |
0 |
T1 |
188354 |
32 |
0 |
0 |
T2 |
224432 |
38 |
0 |
0 |
T3 |
197064 |
32 |
0 |
0 |
T5 |
1337 |
0 |
0 |
0 |
T7 |
0 |
279 |
0 |
0 |
T14 |
1320 |
0 |
0 |
0 |
T15 |
3454 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
3566 |
0 |
0 |
0 |
T19 |
4387 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
14 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
24555 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
279 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
14 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
547716408 |
30514 |
0 |
0 |
T1 |
188354 |
32 |
0 |
0 |
T2 |
224432 |
38 |
0 |
0 |
T3 |
197064 |
32 |
0 |
0 |
T5 |
1337 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
1320 |
0 |
0 |
0 |
T15 |
3454 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
3566 |
0 |
0 |
0 |
T19 |
4387 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
30525 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
30505 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
547716408 |
30517 |
0 |
0 |
T1 |
188354 |
32 |
0 |
0 |
T2 |
224432 |
38 |
0 |
0 |
T3 |
197064 |
32 |
0 |
0 |
T5 |
1337 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
1320 |
0 |
0 |
0 |
T15 |
3454 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
3566 |
0 |
0 |
0 |
T19 |
4387 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
262770787 |
24069 |
0 |
0 |
T1 |
90411 |
32 |
0 |
0 |
T2 |
107728 |
38 |
0 |
0 |
T3 |
94592 |
32 |
0 |
0 |
T5 |
643 |
0 |
0 |
0 |
T7 |
0 |
279 |
0 |
0 |
T14 |
634 |
0 |
0 |
0 |
T15 |
1658 |
0 |
0 |
0 |
T16 |
1764 |
0 |
0 |
0 |
T17 |
1149 |
0 |
0 |
0 |
T18 |
1712 |
0 |
0 |
0 |
T19 |
2105 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
24555 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
279 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
14 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
262770787 |
30490 |
0 |
0 |
T1 |
90411 |
32 |
0 |
0 |
T2 |
107728 |
38 |
0 |
0 |
T3 |
94592 |
32 |
0 |
0 |
T5 |
643 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
634 |
0 |
0 |
0 |
T15 |
1658 |
0 |
0 |
0 |
T16 |
1764 |
0 |
0 |
0 |
T17 |
1149 |
0 |
0 |
0 |
T18 |
1712 |
0 |
0 |
0 |
T19 |
2105 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
30617 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
30288 |
0 |
0 |
T1 |
180814 |
32 |
0 |
0 |
T2 |
215447 |
38 |
0 |
0 |
T3 |
49265 |
32 |
0 |
0 |
T5 |
1507 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
1281 |
0 |
0 |
0 |
T15 |
828 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
2246 |
0 |
0 |
0 |
T19 |
2236 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
21 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
262770787 |
30544 |
0 |
0 |
T1 |
90411 |
32 |
0 |
0 |
T2 |
107728 |
38 |
0 |
0 |
T3 |
94592 |
32 |
0 |
0 |
T5 |
643 |
0 |
0 |
0 |
T7 |
0 |
287 |
0 |
0 |
T14 |
634 |
0 |
0 |
0 |
T15 |
1658 |
0 |
0 |
0 |
T16 |
1764 |
0 |
0 |
0 |
T17 |
1149 |
0 |
0 |
0 |
T18 |
1712 |
0 |
0 |
0 |
T19 |
2105 |
0 |
0 |
0 |
T20 |
0 |
40 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T24 |
0 |
8 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T27 |
0 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T65,T67,T69 |
1 | 0 | Covered | T65,T67,T69 |
1 | 1 | Covered | T67,T68,T72 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T65,T67,T69 |
1 | 0 | Covered | T67,T68,T72 |
1 | 1 | Covered | T65,T67,T69 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
36 |
0 |
0 |
T65 |
8036 |
1 |
0 |
0 |
T67 |
15609 |
2 |
0 |
0 |
T68 |
9486 |
3 |
0 |
0 |
T69 |
9234 |
1 |
0 |
0 |
T70 |
5289 |
2 |
0 |
0 |
T72 |
3837 |
2 |
0 |
0 |
T73 |
9872 |
1 |
0 |
0 |
T75 |
11775 |
2 |
0 |
0 |
T141 |
5142 |
1 |
0 |
0 |
T142 |
11959 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515497665 |
36 |
0 |
0 |
T65 |
15743 |
1 |
0 |
0 |
T67 |
14984 |
2 |
0 |
0 |
T68 |
9197 |
3 |
0 |
0 |
T69 |
22731 |
1 |
0 |
0 |
T70 |
7811 |
2 |
0 |
0 |
T72 |
14736 |
2 |
0 |
0 |
T73 |
39487 |
1 |
0 |
0 |
T75 |
11303 |
2 |
0 |
0 |
T141 |
20567 |
1 |
0 |
0 |
T142 |
11959 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T65,T66,T67 |
1 | 0 | Covered | T65,T66,T67 |
1 | 1 | Covered | T66,T68,T72 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T65,T66,T67 |
1 | 0 | Covered | T66,T68,T72 |
1 | 1 | Covered | T65,T66,T67 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
35 |
0 |
0 |
T65 |
8036 |
1 |
0 |
0 |
T66 |
3194 |
2 |
0 |
0 |
T67 |
15609 |
1 |
0 |
0 |
T68 |
9486 |
3 |
0 |
0 |
T69 |
9234 |
1 |
0 |
0 |
T72 |
3837 |
2 |
0 |
0 |
T75 |
11775 |
1 |
0 |
0 |
T141 |
5142 |
1 |
0 |
0 |
T142 |
11959 |
3 |
0 |
0 |
T143 |
6243 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515497665 |
35 |
0 |
0 |
T65 |
15743 |
1 |
0 |
0 |
T66 |
15329 |
2 |
0 |
0 |
T67 |
14984 |
1 |
0 |
0 |
T68 |
9197 |
3 |
0 |
0 |
T69 |
22731 |
1 |
0 |
0 |
T72 |
14736 |
2 |
0 |
0 |
T75 |
11303 |
1 |
0 |
0 |
T141 |
20567 |
1 |
0 |
0 |
T142 |
11959 |
3 |
0 |
0 |
T143 |
12487 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T67,T69,T68 |
1 | 0 | Covered | T67,T69,T68 |
1 | 1 | Covered | T143,T147,T148 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T67,T69,T68 |
1 | 0 | Covered | T143,T147,T148 |
1 | 1 | Covered | T67,T69,T68 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
25 |
0 |
0 |
T67 |
15609 |
1 |
0 |
0 |
T68 |
9486 |
1 |
0 |
0 |
T69 |
9234 |
2 |
0 |
0 |
T72 |
3837 |
1 |
0 |
0 |
T141 |
5142 |
1 |
0 |
0 |
T142 |
11959 |
1 |
0 |
0 |
T143 |
6243 |
2 |
0 |
0 |
T144 |
10000 |
1 |
0 |
0 |
T145 |
10126 |
1 |
0 |
0 |
T146 |
4110 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
256899523 |
25 |
0 |
0 |
T67 |
6758 |
1 |
0 |
0 |
T68 |
4074 |
1 |
0 |
0 |
T69 |
10633 |
2 |
0 |
0 |
T72 |
6883 |
1 |
0 |
0 |
T141 |
9664 |
1 |
0 |
0 |
T142 |
4982 |
1 |
0 |
0 |
T143 |
5433 |
2 |
0 |
0 |
T144 |
4092 |
1 |
0 |
0 |
T145 |
18326 |
1 |
0 |
0 |
T146 |
2209 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T66,T67,T69 |
1 | 0 | Covered | T66,T67,T69 |
1 | 1 | Covered | T72,T143 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T66,T67,T69 |
1 | 0 | Covered | T72,T143 |
1 | 1 | Covered | T66,T67,T69 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
25 |
0 |
0 |
T66 |
3194 |
1 |
0 |
0 |
T67 |
15609 |
1 |
0 |
0 |
T69 |
9234 |
1 |
0 |
0 |
T71 |
8699 |
1 |
0 |
0 |
T72 |
3837 |
2 |
0 |
0 |
T141 |
5142 |
1 |
0 |
0 |
T142 |
11959 |
2 |
0 |
0 |
T143 |
6243 |
3 |
0 |
0 |
T144 |
10000 |
1 |
0 |
0 |
T149 |
7554 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
256899523 |
25 |
0 |
0 |
T66 |
7183 |
1 |
0 |
0 |
T67 |
6758 |
1 |
0 |
0 |
T69 |
10633 |
1 |
0 |
0 |
T71 |
3707 |
1 |
0 |
0 |
T72 |
6883 |
2 |
0 |
0 |
T141 |
9664 |
1 |
0 |
0 |
T142 |
4982 |
2 |
0 |
0 |
T143 |
5433 |
3 |
0 |
0 |
T144 |
4092 |
1 |
0 |
0 |
T149 |
14251 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T69,T68,T71 |
1 | 0 | Covered | T69,T68,T71 |
1 | 1 | Covered | T150,T151,T148 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T69,T68,T71 |
1 | 0 | Covered | T150,T151,T148 |
1 | 1 | Covered | T69,T68,T71 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
33 |
0 |
0 |
T68 |
9486 |
1 |
0 |
0 |
T69 |
9234 |
1 |
0 |
0 |
T71 |
8699 |
2 |
0 |
0 |
T75 |
11775 |
1 |
0 |
0 |
T142 |
11959 |
1 |
0 |
0 |
T143 |
6243 |
2 |
0 |
0 |
T149 |
7554 |
2 |
0 |
0 |
T150 |
5198 |
2 |
0 |
0 |
T152 |
6492 |
1 |
0 |
0 |
T153 |
4410 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128449202 |
33 |
0 |
0 |
T68 |
2038 |
1 |
0 |
0 |
T69 |
5316 |
1 |
0 |
0 |
T71 |
1852 |
2 |
0 |
0 |
T75 |
2285 |
1 |
0 |
0 |
T142 |
2491 |
1 |
0 |
0 |
T143 |
2718 |
2 |
0 |
0 |
T149 |
7126 |
2 |
0 |
0 |
T150 |
1372 |
2 |
0 |
0 |
T152 |
21814 |
1 |
0 |
0 |
T153 |
1962 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T69,T68,T71 |
1 | 0 | Covered | T69,T68,T71 |
1 | 1 | Covered | T149,T152,T150 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T69,T68,T71 |
1 | 0 | Covered | T149,T152,T150 |
1 | 1 | Covered | T69,T68,T71 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
30 |
0 |
0 |
T68 |
9486 |
2 |
0 |
0 |
T69 |
9234 |
1 |
0 |
0 |
T71 |
8699 |
1 |
0 |
0 |
T75 |
11775 |
1 |
0 |
0 |
T142 |
11959 |
1 |
0 |
0 |
T143 |
6243 |
1 |
0 |
0 |
T149 |
7554 |
3 |
0 |
0 |
T150 |
5198 |
3 |
0 |
0 |
T152 |
6492 |
2 |
0 |
0 |
T153 |
4410 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
128449202 |
30 |
0 |
0 |
T68 |
2038 |
2 |
0 |
0 |
T69 |
5316 |
1 |
0 |
0 |
T71 |
1852 |
1 |
0 |
0 |
T75 |
2285 |
1 |
0 |
0 |
T142 |
2491 |
1 |
0 |
0 |
T143 |
2718 |
1 |
0 |
0 |
T149 |
7126 |
3 |
0 |
0 |
T150 |
1372 |
3 |
0 |
0 |
T152 |
21814 |
2 |
0 |
0 |
T153 |
1962 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T67,T68,T72 |
1 | 0 | Covered | T67,T68,T72 |
1 | 1 | Covered | T67,T68,T72 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T67,T68,T72 |
1 | 0 | Covered | T67,T68,T72 |
1 | 1 | Covered | T67,T68,T72 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
46 |
0 |
0 |
T67 |
15609 |
2 |
0 |
0 |
T68 |
9486 |
2 |
0 |
0 |
T71 |
8699 |
2 |
0 |
0 |
T72 |
3837 |
2 |
0 |
0 |
T73 |
9872 |
1 |
0 |
0 |
T75 |
11775 |
2 |
0 |
0 |
T141 |
5142 |
1 |
0 |
0 |
T142 |
11959 |
3 |
0 |
0 |
T143 |
6243 |
1 |
0 |
0 |
T154 |
4447 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
547716408 |
46 |
0 |
0 |
T67 |
15609 |
2 |
0 |
0 |
T68 |
9582 |
2 |
0 |
0 |
T71 |
8968 |
2 |
0 |
0 |
T72 |
15351 |
2 |
0 |
0 |
T73 |
41134 |
1 |
0 |
0 |
T75 |
11775 |
2 |
0 |
0 |
T141 |
21424 |
1 |
0 |
0 |
T142 |
12458 |
3 |
0 |
0 |
T143 |
13008 |
1 |
0 |
0 |
T154 |
31768 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T67,T69,T68 |
1 | 0 | Covered | T67,T69,T68 |
1 | 1 | Covered | T68,T152,T146 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T67,T69,T68 |
1 | 0 | Covered | T68,T152,T146 |
1 | 1 | Covered | T67,T69,T68 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
45 |
0 |
0 |
T67 |
15609 |
1 |
0 |
0 |
T68 |
9486 |
3 |
0 |
0 |
T69 |
9234 |
1 |
0 |
0 |
T71 |
8699 |
1 |
0 |
0 |
T72 |
3837 |
1 |
0 |
0 |
T73 |
9872 |
2 |
0 |
0 |
T75 |
11775 |
3 |
0 |
0 |
T141 |
5142 |
1 |
0 |
0 |
T142 |
11959 |
2 |
0 |
0 |
T154 |
4447 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
547716408 |
45 |
0 |
0 |
T67 |
15609 |
1 |
0 |
0 |
T68 |
9582 |
3 |
0 |
0 |
T69 |
23680 |
1 |
0 |
0 |
T71 |
8968 |
1 |
0 |
0 |
T72 |
15351 |
1 |
0 |
0 |
T73 |
41134 |
2 |
0 |
0 |
T75 |
11775 |
3 |
0 |
0 |
T141 |
21424 |
1 |
0 |
0 |
T142 |
12458 |
2 |
0 |
0 |
T154 |
31768 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T65,T66,T67 |
1 | 0 | Covered | T65,T66,T67 |
1 | 1 | Covered | T69,T72,T143 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T65,T66,T67 |
1 | 0 | Covered | T69,T72,T143 |
1 | 1 | Covered | T65,T66,T67 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
46 |
0 |
0 |
T65 |
8036 |
1 |
0 |
0 |
T66 |
3194 |
2 |
0 |
0 |
T67 |
15609 |
2 |
0 |
0 |
T68 |
9486 |
1 |
0 |
0 |
T69 |
9234 |
4 |
0 |
0 |
T70 |
5289 |
1 |
0 |
0 |
T71 |
8699 |
2 |
0 |
0 |
T72 |
3837 |
2 |
0 |
0 |
T74 |
9867 |
2 |
0 |
0 |
T141 |
5142 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
262770787 |
46 |
0 |
0 |
T65 |
7871 |
1 |
0 |
0 |
T66 |
7665 |
2 |
0 |
0 |
T67 |
7493 |
2 |
0 |
0 |
T68 |
4598 |
1 |
0 |
0 |
T69 |
11366 |
4 |
0 |
0 |
T70 |
3905 |
1 |
0 |
0 |
T71 |
4304 |
2 |
0 |
0 |
T72 |
7368 |
2 |
0 |
0 |
T74 |
4783 |
2 |
0 |
0 |
T141 |
10284 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T65,T67,T69 |
1 | 0 | Covered | T65,T67,T69 |
1 | 1 | Covered | T69,T72,T143 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T65,T67,T69 |
1 | 0 | Covered | T69,T72,T143 |
1 | 1 | Covered | T65,T67,T69 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165894211 |
42 |
0 |
0 |
T65 |
8036 |
1 |
0 |
0 |
T67 |
15609 |
1 |
0 |
0 |
T69 |
9234 |
4 |
0 |
0 |
T70 |
5289 |
1 |
0 |
0 |
T72 |
3837 |
2 |
0 |
0 |
T73 |
9872 |
1 |
0 |
0 |
T74 |
9867 |
1 |
0 |
0 |
T75 |
11775 |
1 |
0 |
0 |
T141 |
5142 |
1 |
0 |
0 |
T143 |
6243 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
262770787 |
42 |
0 |
0 |
T65 |
7871 |
1 |
0 |
0 |
T67 |
7493 |
1 |
0 |
0 |
T69 |
11366 |
4 |
0 |
0 |
T70 |
3905 |
1 |
0 |
0 |
T72 |
7368 |
2 |
0 |
0 |
T73 |
19744 |
1 |
0 |
0 |
T74 |
4783 |
1 |
0 |
0 |
T75 |
5652 |
1 |
0 |
0 |
T141 |
10284 |
1 |
0 |
0 |
T143 |
6243 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512817371 |
91615 |
0 |
0 |
T1 |
180814 |
74 |
0 |
0 |
T2 |
215447 |
81 |
0 |
0 |
T3 |
189175 |
99 |
0 |
0 |
T5 |
1356 |
0 |
0 |
0 |
T7 |
0 |
1199 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
70 |
0 |
0 |
T14 |
1267 |
0 |
0 |
0 |
T15 |
3316 |
0 |
0 |
0 |
T16 |
3528 |
0 |
0 |
0 |
T17 |
2298 |
0 |
0 |
0 |
T18 |
3423 |
0 |
0 |
0 |
T19 |
4211 |
0 |
0 |
0 |
T20 |
0 |
192 |
0 |
0 |
T21 |
0 |
50 |
0 |
0 |
T25 |
0 |
368 |
0 |
0 |
T27 |
0 |
61 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21206739 |
90586 |
0 |
0 |
T1 |
399 |
74 |
0 |
0 |
T2 |
469 |
81 |
0 |
0 |
T3 |
415 |
99 |
0 |
0 |
T5 |
108 |
0 |
0 |
0 |
T7 |
0 |
1199 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
70 |
0 |
0 |
T14 |
92 |
0 |
0 |
0 |
T15 |
241 |
0 |
0 |
0 |
T16 |
257 |
0 |
0 |
0 |
T17 |
167 |
0 |
0 |
0 |
T18 |
249 |
0 |
0 |
0 |
T19 |
307 |
0 |
0 |
0 |
T20 |
0 |
192 |
0 |
0 |
T21 |
0 |
50 |
0 |
0 |
T25 |
0 |
368 |
0 |
0 |
T27 |
0 |
61 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
255607360 |
91002 |
0 |
0 |
T1 |
90340 |
74 |
0 |
0 |
T2 |
107663 |
81 |
0 |
0 |
T3 |
94548 |
99 |
0 |
0 |
T5 |
666 |
0 |
0 |
0 |
T7 |
0 |
1197 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T14 |
608 |
0 |
0 |
0 |
T15 |
1611 |
0 |
0 |
0 |
T16 |
1718 |
0 |
0 |
0 |
T17 |
1170 |
0 |
0 |
0 |
T18 |
1830 |
0 |
0 |
0 |
T19 |
2266 |
0 |
0 |
0 |
T20 |
0 |
192 |
0 |
0 |
T21 |
0 |
50 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
368 |
0 |
0 |
T27 |
0 |
61 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21206739 |
89974 |
0 |
0 |
T1 |
399 |
74 |
0 |
0 |
T2 |
469 |
81 |
0 |
0 |
T3 |
415 |
99 |
0 |
0 |
T5 |
108 |
0 |
0 |
0 |
T7 |
0 |
1197 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T14 |
92 |
0 |
0 |
0 |
T15 |
241 |
0 |
0 |
0 |
T16 |
257 |
0 |
0 |
0 |
T17 |
167 |
0 |
0 |
0 |
T18 |
249 |
0 |
0 |
0 |
T19 |
307 |
0 |
0 |
0 |
T20 |
0 |
192 |
0 |
0 |
T21 |
0 |
50 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
368 |
0 |
0 |
T27 |
0 |
61 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127803126 |
90095 |
0 |
0 |
T1 |
45170 |
74 |
0 |
0 |
T2 |
53832 |
81 |
0 |
0 |
T3 |
47274 |
99 |
0 |
0 |
T5 |
333 |
0 |
0 |
0 |
T7 |
0 |
1186 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
70 |
0 |
0 |
T14 |
304 |
0 |
0 |
0 |
T15 |
806 |
0 |
0 |
0 |
T16 |
859 |
0 |
0 |
0 |
T17 |
584 |
0 |
0 |
0 |
T18 |
915 |
0 |
0 |
0 |
T19 |
1133 |
0 |
0 |
0 |
T20 |
0 |
192 |
0 |
0 |
T21 |
0 |
50 |
0 |
0 |
T25 |
0 |
368 |
0 |
0 |
T27 |
0 |
61 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21206739 |
89073 |
0 |
0 |
T1 |
399 |
74 |
0 |
0 |
T2 |
469 |
81 |
0 |
0 |
T3 |
415 |
99 |
0 |
0 |
T5 |
108 |
0 |
0 |
0 |
T7 |
0 |
1186 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
70 |
0 |
0 |
T14 |
92 |
0 |
0 |
0 |
T15 |
241 |
0 |
0 |
0 |
T16 |
257 |
0 |
0 |
0 |
T17 |
167 |
0 |
0 |
0 |
T18 |
249 |
0 |
0 |
0 |
T19 |
307 |
0 |
0 |
0 |
T20 |
0 |
192 |
0 |
0 |
T21 |
0 |
50 |
0 |
0 |
T25 |
0 |
368 |
0 |
0 |
T27 |
0 |
61 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544924323 |
110244 |
0 |
0 |
T1 |
188354 |
74 |
0 |
0 |
T2 |
224432 |
81 |
0 |
0 |
T3 |
197064 |
95 |
0 |
0 |
T5 |
1337 |
0 |
0 |
0 |
T7 |
0 |
1406 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
70 |
0 |
0 |
T14 |
1320 |
0 |
0 |
0 |
T15 |
3454 |
0 |
0 |
0 |
T16 |
3674 |
0 |
0 |
0 |
T17 |
2393 |
0 |
0 |
0 |
T18 |
3566 |
0 |
0 |
0 |
T19 |
4387 |
0 |
0 |
0 |
T20 |
0 |
276 |
0 |
0 |
T21 |
0 |
84 |
0 |
0 |
T25 |
0 |
392 |
0 |
0 |
T27 |
0 |
73 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21638997 |
109882 |
0 |
0 |
T1 |
399 |
74 |
0 |
0 |
T2 |
469 |
81 |
0 |
0 |
T3 |
415 |
95 |
0 |
0 |
T5 |
108 |
0 |
0 |
0 |
T7 |
0 |
1342 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
70 |
0 |
0 |
T14 |
92 |
0 |
0 |
0 |
T15 |
241 |
0 |
0 |
0 |
T16 |
257 |
0 |
0 |
0 |
T17 |
167 |
0 |
0 |
0 |
T18 |
249 |
0 |
0 |
0 |
T19 |
307 |
0 |
0 |
0 |
T20 |
0 |
276 |
0 |
0 |
T21 |
0 |
84 |
0 |
0 |
T25 |
0 |
392 |
0 |
0 |
T27 |
0 |
73 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
261430617 |
108405 |
0 |
0 |
T1 |
90411 |
74 |
0 |
0 |
T2 |
107728 |
81 |
0 |
0 |
T3 |
94592 |
88 |
0 |
0 |
T5 |
643 |
0 |
0 |
0 |
T7 |
0 |
1450 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
70 |
0 |
0 |
T14 |
634 |
0 |
0 |
0 |
T15 |
1658 |
0 |
0 |
0 |
T16 |
1764 |
0 |
0 |
0 |
T17 |
1149 |
0 |
0 |
0 |
T18 |
1712 |
0 |
0 |
0 |
T19 |
2105 |
0 |
0 |
0 |
T20 |
0 |
288 |
0 |
0 |
T21 |
0 |
69 |
0 |
0 |
T25 |
0 |
404 |
0 |
0 |
T27 |
0 |
97 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21675965 |
107537 |
0 |
0 |
T1 |
399 |
74 |
0 |
0 |
T2 |
469 |
81 |
0 |
0 |
T3 |
415 |
88 |
0 |
0 |
T5 |
108 |
0 |
0 |
0 |
T7 |
0 |
1450 |
0 |
0 |
T8 |
0 |
12 |
0 |
0 |
T9 |
0 |
70 |
0 |
0 |
T14 |
92 |
0 |
0 |
0 |
T15 |
241 |
0 |
0 |
0 |
T16 |
257 |
0 |
0 |
0 |
T17 |
167 |
0 |
0 |
0 |
T18 |
249 |
0 |
0 |
0 |
T19 |
307 |
0 |
0 |
0 |
T20 |
0 |
288 |
0 |
0 |
T21 |
0 |
69 |
0 |
0 |
T25 |
0 |
404 |
0 |
0 |
T27 |
0 |
97 |
0 |
0 |