Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T15,T2
10CoveredT17,T19,T76
11CoveredT17,T18,T19

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 512817797 4381 0 0
g_div2.Div2Whole_A 512817797 5225 0 0
g_div4.Div4Stepped_A 255607763 4288 0 0
g_div4.Div4Whole_A 255607763 5002 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 512817797 4381 0 0
T3 189175 0 0 0
T7 0 27 0 0
T17 2299 5 0 0
T18 3423 7 0 0
T19 4212 7 0 0
T20 168415 0 0 0
T21 45997 0 0 0
T36 9642 0 0 0
T76 5352 4 0 0
T83 0 5 0 0
T84 0 3 0 0
T135 8002 6 0 0
T136 0 8 0 0
T137 1628 1 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 512817797 5225 0 0
T3 189175 0 0 0
T7 0 32 0 0
T17 2299 7 0 0
T18 3423 11 0 0
T19 4212 7 0 0
T20 168415 0 0 0
T21 45997 0 0 0
T36 9642 0 0 0
T76 5352 4 0 0
T83 0 6 0 0
T84 0 6 0 0
T135 8002 6 0 0
T136 0 9 0 0
T137 1628 2 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 255607763 4288 0 0
T3 94548 0 0 0
T7 0 27 0 0
T17 1170 5 0 0
T18 1830 7 0 0
T19 2267 7 0 0
T20 84196 0 0 0
T21 22966 0 0 0
T36 4795 0 0 0
T76 2872 4 0 0
T83 0 5 0 0
T84 0 3 0 0
T135 4279 6 0 0
T136 0 8 0 0
T137 810 1 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 255607763 5002 0 0
T3 94548 0 0 0
T7 0 32 0 0
T17 1170 5 0 0
T18 1830 11 0 0
T19 2267 7 0 0
T20 84196 0 0 0
T21 22966 0 0 0
T36 4795 0 0 0
T76 2872 4 0 0
T83 0 6 0 0
T84 0 6 0 0
T135 4279 6 0 0
T136 0 9 0 0
T137 810 2 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T15,T2
10CoveredT17,T19,T76
11CoveredT17,T18,T19

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 512817797 4381 0 0
g_div2.Div2Whole_A 512817797 5225 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 512817797 4381 0 0
T3 189175 0 0 0
T7 0 27 0 0
T17 2299 5 0 0
T18 3423 7 0 0
T19 4212 7 0 0
T20 168415 0 0 0
T21 45997 0 0 0
T36 9642 0 0 0
T76 5352 4 0 0
T83 0 5 0 0
T84 0 3 0 0
T135 8002 6 0 0
T136 0 8 0 0
T137 1628 1 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 512817797 5225 0 0
T3 189175 0 0 0
T7 0 32 0 0
T17 2299 7 0 0
T18 3423 11 0 0
T19 4212 7 0 0
T20 168415 0 0 0
T21 45997 0 0 0
T36 9642 0 0 0
T76 5352 4 0 0
T83 0 6 0 0
T84 0 6 0 0
T135 8002 6 0 0
T136 0 9 0 0
T137 1628 2 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT4,T15,T2
10CoveredT17,T19,T76
11CoveredT17,T18,T19

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 255607763 4288 0 0
g_div4.Div4Whole_A 255607763 5002 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 255607763 4288 0 0
T3 94548 0 0 0
T7 0 27 0 0
T17 1170 5 0 0
T18 1830 7 0 0
T19 2267 7 0 0
T20 84196 0 0 0
T21 22966 0 0 0
T36 4795 0 0 0
T76 2872 4 0 0
T83 0 5 0 0
T84 0 3 0 0
T135 4279 6 0 0
T136 0 8 0 0
T137 810 1 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 255607763 5002 0 0
T3 94548 0 0 0
T7 0 32 0 0
T17 1170 5 0 0
T18 1830 11 0 0
T19 2267 7 0 0
T20 84196 0 0 0
T21 22966 0 0 0
T36 4795 0 0 0
T76 2872 4 0 0
T83 0 6 0 0
T84 0 6 0 0
T135 4279 6 0 0
T136 0 9 0 0
T137 810 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%