Line Coverage for Module :
tlul_socket_1n
| Line No. | Total | Covered | Percent |
TOTAL | | 76 | 76 | 100.00 |
CONT_ASSIGN | 112 | 1 | 1 | 100.00 |
CONT_ASSIGN | 113 | 1 | 1 | 100.00 |
ALWAYS | 116 | 9 | 9 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 143 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 157 | 1 | 1 | 100.00 |
CONT_ASSIGN | 157 | 1 | 1 | 100.00 |
CONT_ASSIGN | 157 | 1 | 1 | 100.00 |
CONT_ASSIGN | 158 | 1 | 1 | 100.00 |
CONT_ASSIGN | 158 | 1 | 1 | 100.00 |
CONT_ASSIGN | 158 | 1 | 1 | 100.00 |
CONT_ASSIGN | 159 | 1 | 1 | 100.00 |
CONT_ASSIGN | 159 | 1 | 1 | 100.00 |
CONT_ASSIGN | 159 | 1 | 1 | 100.00 |
CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
CONT_ASSIGN | 160 | 1 | 1 | 100.00 |
CONT_ASSIGN | 161 | 1 | 1 | 100.00 |
CONT_ASSIGN | 161 | 1 | 1 | 100.00 |
CONT_ASSIGN | 161 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
CONT_ASSIGN | 165 | 1 | 1 | 100.00 |
CONT_ASSIGN | 165 | 1 | 1 | 100.00 |
CONT_ASSIGN | 165 | 1 | 1 | 100.00 |
CONT_ASSIGN | 169 | 1 | 1 | 100.00 |
CONT_ASSIGN | 169 | 1 | 1 | 100.00 |
CONT_ASSIGN | 169 | 1 | 1 | 100.00 |
ALWAYS | 178 | 6 | 6 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
ALWAYS | 190 | 4 | 4 | 100.00 |
CONT_ASSIGN | 195 | 1 | 1 | 100.00 |
CONT_ASSIGN | 196 | 1 | 1 | 100.00 |
CONT_ASSIGN | 197 | 1 | 1 | 100.00 |
CONT_ASSIGN | 198 | 1 | 1 | 100.00 |
CONT_ASSIGN | 199 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
CONT_ASSIGN | 201 | 1 | 1 | 100.00 |
CONT_ASSIGN | 202 | 1 | 1 | 100.00 |
CONT_ASSIGN | 203 | 1 | 1 | 100.00 |
CONT_ASSIGN | 228 | 1 | 1 | 100.00 |
CONT_ASSIGN | 229 | 1 | 1 | 100.00 |
CONT_ASSIGN | 232 | 1 | 1 | 100.00 |
CONT_ASSIGN | 233 | 1 | 1 | 100.00 |
CONT_ASSIGN | 234 | 1 | 1 | 100.00 |
CONT_ASSIGN | 235 | 1 | 1 | 100.00 |
CONT_ASSIGN | 236 | 1 | 1 | 100.00 |
CONT_ASSIGN | 237 | 1 | 1 | 100.00 |
CONT_ASSIGN | 238 | 1 | 1 | 100.00 |
CONT_ASSIGN | 239 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_socket_1n_0.1/rtl/tlul_socket_1n.sv' or '../src/lowrisc_tlul_socket_1n_0.1/rtl/tlul_socket_1n.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
112 |
1 |
1 |
113 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
119 |
1 |
1 |
120 |
1 |
1 |
122 |
1 |
1 |
|
|
|
MISSING_ELSE |
124 |
1 |
1 |
125 |
1 |
1 |
126 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
143 |
1 |
1 |
153 |
3 |
3 |
155 |
3 |
3 |
156 |
3 |
3 |
157 |
3 |
3 |
158 |
3 |
3 |
159 |
3 |
3 |
160 |
3 |
3 |
161 |
3 |
3 |
162 |
3 |
3 |
165 |
3 |
3 |
169 |
3 |
3 |
178 |
1 |
1 |
179 |
1 |
1 |
181 |
2 |
2 |
|
|
|
MISSING_ELSE |
183 |
2 |
2 |
|
|
|
MISSING_ELSE |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
2 |
2 |
|
|
|
MISSING_ELSE |
195 |
1 |
1 |
196 |
1 |
1 |
197 |
1 |
1 |
198 |
1 |
1 |
199 |
1 |
1 |
200 |
1 |
1 |
201 |
1 |
1 |
202 |
1 |
1 |
203 |
1 |
1 |
228 |
1 |
1 |
229 |
1 |
1 |
232 |
1 |
1 |
233 |
1 |
1 |
234 |
1 |
1 |
235 |
1 |
1 |
236 |
1 |
1 |
237 |
1 |
1 |
238 |
1 |
1 |
239 |
1 |
1 |
Cond Coverage for Module :
tlul_socket_1n
| Total | Covered | Percent |
Conditions | 60 | 56 | 93.33 |
Logical | 60 | 56 | 93.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 112
EXPRESSION (tl_t_o.a_valid & tl_t_i.a_ready)
-------1------ -------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T48,T49 |
1 | 1 | Covered | T16,T48,T49 |
LINE 113
EXPRESSION (tl_t_i.d_valid & tl_t_o.d_ready)
-------1------ -------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T48,T49 |
1 | 0 | Covered | T49,T51,T56 |
1 | 1 | Covered | T16,T48,T49 |
LINE 130
EXPRESSION ((num_req_outstanding != '0) & (dev_select_t != dev_select_outstanding))
-------------1------------- --------------------2-------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T48,T49 |
1 | 0 | Covered | T16,T48,T49 |
1 | 1 | Covered | T49,T53,T54 |
LINE 130
SUB-EXPRESSION (num_req_outstanding != '0)
-------------1-------------
-1- | Status | Tests |
0 | Covered | T16,T48,T49 |
1 | Covered | T16,T48,T49 |
LINE 130
SUB-EXPRESSION (dev_select_t != dev_select_outstanding)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T16,T48,T49 |
1 | Covered | T16,T48,T49 |
LINE 153
EXPRESSION ((dev_select_t == 2'(0)) & ((~hold_all_requests)))
-----------1----------- -----------2----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T48,T49 |
1 | 0 | Covered | T49,T53,T54 |
1 | 1 | Covered | T49,T53,T54 |
LINE 153
SUB-EXPRESSION (dev_select_t == 2'(0))
-----------1-----------
-1- | Status | Tests |
0 | Covered | T16,T48,T49 |
1 | Covered | T49,T53,T54 |
LINE 153
EXPRESSION ((dev_select_t == 2'(1)) & ((~hold_all_requests)))
-----------1----------- -----------2----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T48,T49 |
1 | 0 | Covered | T49,T53,T54 |
1 | 1 | Covered | T49,T53,T54 |
LINE 153
SUB-EXPRESSION (dev_select_t == 2'(1))
-----------1-----------
-1- | Status | Tests |
0 | Covered | T16,T48,T49 |
1 | Covered | T49,T53,T54 |
LINE 153
EXPRESSION ((dev_select_t == 2'(2)) & ((~hold_all_requests)))
-----------1----------- -----------2----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T49,T53,T54 |
1 | 0 | Covered | T49,T53,T54 |
1 | 1 | Covered | T16,T48,T49 |
LINE 153
SUB-EXPRESSION (dev_select_t == 2'(2))
-----------1-----------
-1- | Status | Tests |
0 | Covered | T16,T48,T49 |
1 | Covered | T16,T48,T49 |
LINE 155
EXPRESSION (tl_t_o.a_valid & gen_u_o[0].dev_select)
-------1------ ----------2----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T49,T50,T237 |
1 | 0 | Covered | T16,T48,T49 |
1 | 1 | Covered | T49,T53,T54 |
LINE 155
EXPRESSION (tl_t_o.a_valid & gen_u_o[1].dev_select)
-------1------ ----------2----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T49,T57,T50 |
1 | 0 | Covered | T16,T48,T49 |
1 | 1 | Covered | T49,T53,T54 |
LINE 155
EXPRESSION (tl_t_o.a_valid & gen_u_o[2].dev_select)
-------1------ ----------2----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T49,T51,T57 |
1 | 0 | Covered | T49,T53,T54 |
1 | 1 | Covered | T16,T48,T49 |
LINE 162
EXPRESSION (gen_u_o[0].dev_select ? tl_t_o.a_data : tlul_pkg::BlankedAData)
----------1----------
-1- | Status | Tests |
0 | Covered | T16,T48,T49 |
1 | Covered | T49,T53,T54 |
LINE 162
EXPRESSION (gen_u_o[1].dev_select ? tl_t_o.a_data : tlul_pkg::BlankedAData)
----------1----------
-1- | Status | Tests |
0 | Covered | T16,T48,T49 |
1 | Covered | T49,T53,T54 |
LINE 162
EXPRESSION (gen_u_o[2].dev_select ? tl_t_o.a_data : tlul_pkg::BlankedAData)
----------1----------
-1- | Status | Tests |
0 | Covered | T49,T53,T54 |
1 | Covered | T16,T48,T49 |
LINE 165
EXPRESSION (gen_u_o[0].dev_select ? tl_t_o.a_user : blanked_auser)
----------1----------
-1- | Status | Tests |
0 | Covered | T16,T48,T49 |
1 | Covered | T49,T53,T54 |
LINE 165
EXPRESSION (gen_u_o[1].dev_select ? tl_t_o.a_user : blanked_auser)
----------1----------
-1- | Status | Tests |
0 | Covered | T16,T48,T49 |
1 | Covered | T49,T53,T54 |
LINE 165
EXPRESSION (gen_u_o[2].dev_select ? tl_t_o.a_user : blanked_auser)
----------1----------
-1- | Status | Tests |
0 | Covered | T49,T53,T54 |
1 | Covered | T16,T48,T49 |
LINE 181
EXPRESSION (dev_select_t == 2'(idx))
------------1------------
-1- | Status | Tests |
0 | Covered | T16,T48,T49 |
1 | Covered | T16,T48,T49 |
LINE 187
EXPRESSION (tl_t_o.a_valid & hfifo_reqready)
-------1------ -------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T49,T51,T57 |
1 | 0 | Covered | T16,T48,T49 |
1 | 1 | Covered | T16,T48,T49 |
LINE 192
EXPRESSION (dev_select_outstanding == 2'(idx))
-----------------1-----------------
-1- | Status | Tests |
0 | Covered | T16,T48,T49 |
1 | Covered | T16,T48,T49 |
LINE 229
EXPRESSION (tl_t_o.a_valid & (dev_select_t >= 2'(N)) & ((~hold_all_requests)))
-------1------ -----------2----------- -----------3----------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T16,T48,T49 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
Branch Coverage for Module :
tlul_socket_1n
| Line No. | Total | Covered | Percent |
Branches |
|
23 |
23 |
100.00 |
TERNARY |
162 |
2 |
2 |
100.00 |
TERNARY |
165 |
2 |
2 |
100.00 |
TERNARY |
162 |
2 |
2 |
100.00 |
TERNARY |
165 |
2 |
2 |
100.00 |
TERNARY |
162 |
2 |
2 |
100.00 |
TERNARY |
165 |
2 |
2 |
100.00 |
IF |
116 |
5 |
5 |
100.00 |
IF |
181 |
2 |
2 |
100.00 |
IF |
183 |
2 |
2 |
100.00 |
IF |
192 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_tlul_socket_1n_0.1/rtl/tlul_socket_1n.sv' or '../src/lowrisc_tlul_socket_1n_0.1/rtl/tlul_socket_1n.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 162 (gen_u_o[0].dev_select) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T49,T53,T54 |
0 |
Covered |
T16,T48,T49 |
LineNo. Expression
-1-: 165 (gen_u_o[0].dev_select) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T49,T53,T54 |
0 |
Covered |
T16,T48,T49 |
LineNo. Expression
-1-: 162 (gen_u_o[1].dev_select) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T49,T53,T54 |
0 |
Covered |
T16,T48,T49 |
LineNo. Expression
-1-: 165 (gen_u_o[1].dev_select) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T49,T53,T54 |
0 |
Covered |
T16,T48,T49 |
LineNo. Expression
-1-: 162 (gen_u_o[2].dev_select) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T16,T48,T49 |
0 |
Covered |
T49,T53,T54 |
LineNo. Expression
-1-: 165 (gen_u_o[2].dev_select) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T16,T48,T49 |
0 |
Covered |
T49,T53,T54 |
LineNo. Expression
-1-: 116 if ((!rst_ni))
-2-: 119 if (accept_t_req)
-3-: 120 if ((!accept_t_rsp))
-4-: 125 if (accept_t_rsp)
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T16,T48,T49 |
0 |
1 |
1 |
- |
Covered |
T16,T48,T49 |
0 |
1 |
0 |
- |
Covered |
T14 |
0 |
0 |
- |
1 |
Covered |
T16,T48,T49 |
0 |
0 |
- |
0 |
Covered |
T16,T48,T49 |
LineNo. Expression
-1-: 181 if ((dev_select_t == 2'(idx)))
Branches:
-1- | Status | Tests |
1 |
Covered |
T16,T48,T49 |
0 |
Covered |
T16,T48,T49 |
LineNo. Expression
-1-: 183 if (hold_all_requests)
Branches:
-1- | Status | Tests |
1 |
Covered |
T16,T48,T49 |
0 |
Covered |
T16,T48,T49 |
LineNo. Expression
-1-: 192 if ((dev_select_outstanding == 2'(idx)))
Branches:
-1- | Status | Tests |
1 |
Covered |
T16,T48,T49 |
0 |
Covered |
T16,T48,T49 |
Assert Coverage for Module :
tlul_socket_1n
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
NotOverflowed_A |
27877141 |
27877141 |
0 |
0 |
maxN |
1259 |
1259 |
0 |
0 |
NotOverflowed_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27877141 |
27877141 |
0 |
0 |
T16 |
103 |
103 |
0 |
0 |
T48 |
7932 |
7932 |
0 |
0 |
T49 |
1128 |
1128 |
0 |
0 |
T51 |
18 |
18 |
0 |
0 |
T52 |
19 |
19 |
0 |
0 |
T53 |
921 |
921 |
0 |
0 |
T54 |
1301 |
1301 |
0 |
0 |
T55 |
17 |
17 |
0 |
0 |
T56 |
12 |
12 |
0 |
0 |
T57 |
57 |
57 |
0 |
0 |
maxN
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1259 |
1259 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T48 |
1 |
1 |
0 |
0 |
T49 |
1 |
1 |
0 |
0 |
T51 |
1 |
1 |
0 |
0 |
T52 |
1 |
1 |
0 |
0 |
T53 |
1 |
1 |
0 |
0 |
T54 |
1 |
1 |
0 |
0 |
T55 |
1 |
1 |
0 |
0 |
T56 |
1 |
1 |
0 |
0 |
T57 |
1 |
1 |
0 |
0 |