Line Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Module : 
flash_phy_rd_buffers
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T2,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T13,T83,T84 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T4,T18 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T4 | 
Branch Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T13,T83,T84 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T2,T4,T18 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T2,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5471728 | 
0 | 
0 | 
| T2 | 
593400 | 
1372 | 
0 | 
0 | 
| T3 | 
82816 | 
115 | 
0 | 
0 | 
| T4 | 
24088 | 
36 | 
0 | 
0 | 
| T5 | 
809464 | 
25021 | 
0 | 
0 | 
| T6 | 
24576 | 
7 | 
0 | 
0 | 
| T7 | 
6735144 | 
24022 | 
0 | 
0 | 
| T8 | 
0 | 
44977 | 
0 | 
0 | 
| T18 | 
1849520 | 
1580 | 
0 | 
0 | 
| T19 | 
4226744 | 
0 | 
0 | 
0 | 
| T20 | 
11464 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
6 | 
0 | 
0 | 
| T34 | 
0 | 
4904 | 
0 | 
0 | 
| T36 | 
1669064 | 
1194 | 
0 | 
0 | 
| T37 | 
0 | 
2376 | 
0 | 
0 | 
| T45 | 
0 | 
31 | 
0 | 
0 | 
| T49 | 
0 | 
1404 | 
0 | 
0 | 
| T52 | 
5280 | 
0 | 
0 | 
0 | 
| T59 | 
0 | 
71 | 
0 | 
0 | 
| T67 | 
0 | 
592 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5471717 | 
0 | 
0 | 
| T2 | 
593400 | 
1372 | 
0 | 
0 | 
| T3 | 
82816 | 
115 | 
0 | 
0 | 
| T4 | 
24088 | 
36 | 
0 | 
0 | 
| T5 | 
809464 | 
25021 | 
0 | 
0 | 
| T6 | 
24576 | 
7 | 
0 | 
0 | 
| T7 | 
6735144 | 
24022 | 
0 | 
0 | 
| T8 | 
0 | 
44977 | 
0 | 
0 | 
| T18 | 
1849520 | 
1580 | 
0 | 
0 | 
| T19 | 
4226744 | 
0 | 
0 | 
0 | 
| T20 | 
11464 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
6 | 
0 | 
0 | 
| T34 | 
0 | 
4904 | 
0 | 
0 | 
| T36 | 
1669064 | 
1194 | 
0 | 
0 | 
| T37 | 
0 | 
2376 | 
0 | 
0 | 
| T45 | 
0 | 
31 | 
0 | 
0 | 
| T49 | 
0 | 
1404 | 
0 | 
0 | 
| T52 | 
5280 | 
0 | 
0 | 
0 | 
| T59 | 
0 | 
71 | 
0 | 
0 | 
| T67 | 
0 | 
592 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T2,T5,T18 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T83,T85,T86 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T5,T18 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T18,T36 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T5,T18 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T5,T18 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T83,T85,T86 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T2,T18,T36 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T2,T5,T18 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T2,T5,T18 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
690943 | 
0 | 
0 | 
| T2 | 
148350 | 
343 | 
0 | 
0 | 
| T3 | 
10352 | 
0 | 
0 | 
0 | 
| T4 | 
3011 | 
0 | 
0 | 
0 | 
| T5 | 
101183 | 
3118 | 
0 | 
0 | 
| T6 | 
3072 | 
2 | 
0 | 
0 | 
| T7 | 
841893 | 
3024 | 
0 | 
0 | 
| T8 | 
0 | 
5663 | 
0 | 
0 | 
| T18 | 
231190 | 
395 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
2 | 
0 | 
0 | 
| T36 | 
208633 | 
146 | 
0 | 
0 | 
| T37 | 
0 | 
594 | 
0 | 
0 | 
| T49 | 
0 | 
351 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
690941 | 
0 | 
0 | 
| T2 | 
148350 | 
343 | 
0 | 
0 | 
| T3 | 
10352 | 
0 | 
0 | 
0 | 
| T4 | 
3011 | 
0 | 
0 | 
0 | 
| T5 | 
101183 | 
3118 | 
0 | 
0 | 
| T6 | 
3072 | 
2 | 
0 | 
0 | 
| T7 | 
841893 | 
3024 | 
0 | 
0 | 
| T8 | 
0 | 
5663 | 
0 | 
0 | 
| T18 | 
231190 | 
395 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
2 | 
0 | 
0 | 
| T36 | 
208633 | 
146 | 
0 | 
0 | 
| T37 | 
0 | 
594 | 
0 | 
0 | 
| T49 | 
0 | 
351 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T2,T5,T18 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T85,T86,T87 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T5,T18 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T18,T36 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T5,T18 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T5,T18 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T85,T86,T87 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T2,T18,T36 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T2,T5,T18 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T2,T5,T18 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
690670 | 
0 | 
0 | 
| T2 | 
148350 | 
343 | 
0 | 
0 | 
| T3 | 
10352 | 
0 | 
0 | 
0 | 
| T4 | 
3011 | 
0 | 
0 | 
0 | 
| T5 | 
101183 | 
3126 | 
0 | 
0 | 
| T6 | 
3072 | 
1 | 
0 | 
0 | 
| T7 | 
841893 | 
3026 | 
0 | 
0 | 
| T8 | 
0 | 
5665 | 
0 | 
0 | 
| T18 | 
231190 | 
395 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
2 | 
0 | 
0 | 
| T36 | 
208633 | 
146 | 
0 | 
0 | 
| T37 | 
0 | 
594 | 
0 | 
0 | 
| T49 | 
0 | 
351 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
690667 | 
0 | 
0 | 
| T2 | 
148350 | 
343 | 
0 | 
0 | 
| T3 | 
10352 | 
0 | 
0 | 
0 | 
| T4 | 
3011 | 
0 | 
0 | 
0 | 
| T5 | 
101183 | 
3126 | 
0 | 
0 | 
| T6 | 
3072 | 
1 | 
0 | 
0 | 
| T7 | 
841893 | 
3026 | 
0 | 
0 | 
| T8 | 
0 | 
5665 | 
0 | 
0 | 
| T18 | 
231190 | 
395 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
2 | 
0 | 
0 | 
| T36 | 
208633 | 
146 | 
0 | 
0 | 
| T37 | 
0 | 
594 | 
0 | 
0 | 
| T49 | 
0 | 
351 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T2,T5,T18 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T86,T87,T88 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T5,T18 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T18,T36 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T5,T18 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T5,T18 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T86,T87,T88 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T2,T18,T36 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T2,T5,T18 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T2,T5,T18 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
690377 | 
0 | 
0 | 
| T2 | 
148350 | 
343 | 
0 | 
0 | 
| T3 | 
10352 | 
0 | 
0 | 
0 | 
| T4 | 
3011 | 
0 | 
0 | 
0 | 
| T5 | 
101183 | 
3121 | 
0 | 
0 | 
| T6 | 
3072 | 
1 | 
0 | 
0 | 
| T7 | 
841893 | 
3025 | 
0 | 
0 | 
| T8 | 
0 | 
5668 | 
0 | 
0 | 
| T18 | 
231190 | 
395 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T36 | 
208633 | 
145 | 
0 | 
0 | 
| T37 | 
0 | 
594 | 
0 | 
0 | 
| T49 | 
0 | 
351 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
690377 | 
0 | 
0 | 
| T2 | 
148350 | 
343 | 
0 | 
0 | 
| T3 | 
10352 | 
0 | 
0 | 
0 | 
| T4 | 
3011 | 
0 | 
0 | 
0 | 
| T5 | 
101183 | 
3121 | 
0 | 
0 | 
| T6 | 
3072 | 
1 | 
0 | 
0 | 
| T7 | 
841893 | 
3025 | 
0 | 
0 | 
| T8 | 
0 | 
5668 | 
0 | 
0 | 
| T18 | 
231190 | 
395 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T36 | 
208633 | 
145 | 
0 | 
0 | 
| T37 | 
0 | 
594 | 
0 | 
0 | 
| T49 | 
0 | 
351 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T2,T5,T18 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T86,T87,T88 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T5,T18 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T18,T36 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T5,T18 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T5,T18 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T86,T87,T88 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T2,T18,T36 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T2,T5,T18 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T2,T5,T18 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
690213 | 
0 | 
0 | 
| T2 | 
148350 | 
343 | 
0 | 
0 | 
| T3 | 
10352 | 
0 | 
0 | 
0 | 
| T4 | 
3011 | 
0 | 
0 | 
0 | 
| T5 | 
101183 | 
3132 | 
0 | 
0 | 
| T6 | 
3072 | 
1 | 
0 | 
0 | 
| T7 | 
841893 | 
3030 | 
0 | 
0 | 
| T8 | 
0 | 
5672 | 
0 | 
0 | 
| T18 | 
231190 | 
395 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T36 | 
208633 | 
129 | 
0 | 
0 | 
| T37 | 
0 | 
594 | 
0 | 
0 | 
| T49 | 
0 | 
351 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
690212 | 
0 | 
0 | 
| T2 | 
148350 | 
343 | 
0 | 
0 | 
| T3 | 
10352 | 
0 | 
0 | 
0 | 
| T4 | 
3011 | 
0 | 
0 | 
0 | 
| T5 | 
101183 | 
3132 | 
0 | 
0 | 
| T6 | 
3072 | 
1 | 
0 | 
0 | 
| T7 | 
841893 | 
3030 | 
0 | 
0 | 
| T8 | 
0 | 
5672 | 
0 | 
0 | 
| T18 | 
231190 | 
395 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
1 | 
0 | 
0 | 
| T36 | 
208633 | 
129 | 
0 | 
0 | 
| T37 | 
0 | 
594 | 
0 | 
0 | 
| T49 | 
0 | 
351 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T13,T84,T89 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T36,T67,T45 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T13,T84,T89 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T36,T67,T45 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
677780 | 
0 | 
0 | 
| T3 | 
10352 | 
29 | 
0 | 
0 | 
| T4 | 
3011 | 
9 | 
0 | 
0 | 
| T5 | 
101183 | 
3138 | 
0 | 
0 | 
| T6 | 
3072 | 
1 | 
0 | 
0 | 
| T7 | 
841893 | 
2989 | 
0 | 
0 | 
| T8 | 
0 | 
5573 | 
0 | 
0 | 
| T18 | 
231190 | 
0 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T36 | 
208633 | 
161 | 
0 | 
0 | 
| T45 | 
0 | 
9 | 
0 | 
0 | 
| T52 | 
1320 | 
0 | 
0 | 
0 | 
| T59 | 
0 | 
18 | 
0 | 
0 | 
| T67 | 
0 | 
150 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
677779 | 
0 | 
0 | 
| T3 | 
10352 | 
29 | 
0 | 
0 | 
| T4 | 
3011 | 
9 | 
0 | 
0 | 
| T5 | 
101183 | 
3138 | 
0 | 
0 | 
| T6 | 
3072 | 
1 | 
0 | 
0 | 
| T7 | 
841893 | 
2989 | 
0 | 
0 | 
| T8 | 
0 | 
5573 | 
0 | 
0 | 
| T18 | 
231190 | 
0 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T36 | 
208633 | 
161 | 
0 | 
0 | 
| T45 | 
0 | 
9 | 
0 | 
0 | 
| T52 | 
1320 | 
0 | 
0 | 
0 | 
| T59 | 
0 | 
18 | 
0 | 
0 | 
| T67 | 
0 | 
150 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T13,T89,T87 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T36,T67 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T13,T89,T87 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T4,T36,T67 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
677524 | 
0 | 
0 | 
| T3 | 
10352 | 
28 | 
0 | 
0 | 
| T4 | 
3011 | 
10 | 
0 | 
0 | 
| T5 | 
101183 | 
3132 | 
0 | 
0 | 
| T6 | 
3072 | 
1 | 
0 | 
0 | 
| T7 | 
841893 | 
2972 | 
0 | 
0 | 
| T8 | 
0 | 
5580 | 
0 | 
0 | 
| T18 | 
231190 | 
0 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T36 | 
208633 | 
161 | 
0 | 
0 | 
| T45 | 
0 | 
8 | 
0 | 
0 | 
| T52 | 
1320 | 
0 | 
0 | 
0 | 
| T59 | 
0 | 
18 | 
0 | 
0 | 
| T67 | 
0 | 
150 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
677521 | 
0 | 
0 | 
| T3 | 
10352 | 
28 | 
0 | 
0 | 
| T4 | 
3011 | 
10 | 
0 | 
0 | 
| T5 | 
101183 | 
3132 | 
0 | 
0 | 
| T6 | 
3072 | 
1 | 
0 | 
0 | 
| T7 | 
841893 | 
2972 | 
0 | 
0 | 
| T8 | 
0 | 
5580 | 
0 | 
0 | 
| T18 | 
231190 | 
0 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T36 | 
208633 | 
161 | 
0 | 
0 | 
| T45 | 
0 | 
8 | 
0 | 
0 | 
| T52 | 
1320 | 
0 | 
0 | 
0 | 
| T59 | 
0 | 
18 | 
0 | 
0 | 
| T67 | 
0 | 
150 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T13,T89,T87 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T36,T67 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T13,T89,T87 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T4,T36,T67 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
677396 | 
0 | 
0 | 
| T3 | 
10352 | 
28 | 
0 | 
0 | 
| T4 | 
3011 | 
9 | 
0 | 
0 | 
| T5 | 
101183 | 
3126 | 
0 | 
0 | 
| T6 | 
3072 | 
0 | 
0 | 
0 | 
| T7 | 
841893 | 
2971 | 
0 | 
0 | 
| T8 | 
0 | 
5581 | 
0 | 
0 | 
| T18 | 
231190 | 
0 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T34 | 
0 | 
2453 | 
0 | 
0 | 
| T36 | 
208633 | 
160 | 
0 | 
0 | 
| T45 | 
0 | 
7 | 
0 | 
0 | 
| T52 | 
1320 | 
0 | 
0 | 
0 | 
| T59 | 
0 | 
18 | 
0 | 
0 | 
| T67 | 
0 | 
150 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
677395 | 
0 | 
0 | 
| T3 | 
10352 | 
28 | 
0 | 
0 | 
| T4 | 
3011 | 
9 | 
0 | 
0 | 
| T5 | 
101183 | 
3126 | 
0 | 
0 | 
| T6 | 
3072 | 
0 | 
0 | 
0 | 
| T7 | 
841893 | 
2971 | 
0 | 
0 | 
| T8 | 
0 | 
5581 | 
0 | 
0 | 
| T18 | 
231190 | 
0 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T34 | 
0 | 
2453 | 
0 | 
0 | 
| T36 | 
208633 | 
160 | 
0 | 
0 | 
| T45 | 
0 | 
7 | 
0 | 
0 | 
| T52 | 
1320 | 
0 | 
0 | 
0 | 
| T59 | 
0 | 
18 | 
0 | 
0 | 
| T67 | 
0 | 
150 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T13,T89,T87 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T3,T4,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T36,T67,T90 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T4,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T13,T89,T87 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T36,T67,T90 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T3,T4,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
676825 | 
0 | 
0 | 
| T3 | 
10352 | 
30 | 
0 | 
0 | 
| T4 | 
3011 | 
8 | 
0 | 
0 | 
| T5 | 
101183 | 
3128 | 
0 | 
0 | 
| T6 | 
3072 | 
0 | 
0 | 
0 | 
| T7 | 
841893 | 
2985 | 
0 | 
0 | 
| T8 | 
0 | 
5575 | 
0 | 
0 | 
| T18 | 
231190 | 
0 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T34 | 
0 | 
2451 | 
0 | 
0 | 
| T36 | 
208633 | 
146 | 
0 | 
0 | 
| T45 | 
0 | 
7 | 
0 | 
0 | 
| T52 | 
1320 | 
0 | 
0 | 
0 | 
| T59 | 
0 | 
17 | 
0 | 
0 | 
| T67 | 
0 | 
142 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
361817160 | 
676825 | 
0 | 
0 | 
| T3 | 
10352 | 
30 | 
0 | 
0 | 
| T4 | 
3011 | 
8 | 
0 | 
0 | 
| T5 | 
101183 | 
3128 | 
0 | 
0 | 
| T6 | 
3072 | 
0 | 
0 | 
0 | 
| T7 | 
841893 | 
2985 | 
0 | 
0 | 
| T8 | 
0 | 
5575 | 
0 | 
0 | 
| T18 | 
231190 | 
0 | 
0 | 
0 | 
| T19 | 
528343 | 
0 | 
0 | 
0 | 
| T20 | 
1433 | 
0 | 
0 | 
0 | 
| T34 | 
0 | 
2451 | 
0 | 
0 | 
| T36 | 
208633 | 
146 | 
0 | 
0 | 
| T45 | 
0 | 
7 | 
0 | 
0 | 
| T52 | 
1320 | 
0 | 
0 | 
0 | 
| T59 | 
0 | 
17 | 
0 | 
0 | 
| T67 | 
0 | 
142 | 
0 | 
0 |