dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 364235410 35062353 0 0
DepthKnown_A 364235410 363329433 0 0
RvalidKnown_A 364235410 363329433 0 0
WreadyKnown_A 364235410 363329433 0 0
gen_passthru_fifo.paramCheckPass 1200 1200 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 35062353 0 0
T1 3226 180 0 0
T2 148350 66079 0 0
T3 10352 4791 0 0
T4 3011 506 0 0
T5 101183 28285 0 0
T6 3072 204 0 0
T7 841893 37067 0 0
T18 231190 30367 0 0
T19 528343 33773 0 0
T20 1433 14 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 363329433 0 0
T1 3226 3156 0 0
T2 148350 139711 0 0
T3 10352 10197 0 0
T4 3011 2892 0 0
T5 101183 101042 0 0
T6 3072 3002 0 0
T7 841893 841736 0 0
T18 231190 220606 0 0
T19 528343 528335 0 0
T20 1433 1349 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 363329433 0 0
T1 3226 3156 0 0
T2 148350 139711 0 0
T3 10352 10197 0 0
T4 3011 2892 0 0
T5 101183 101042 0 0
T6 3072 3002 0 0
T7 841893 841736 0 0
T18 231190 220606 0 0
T19 528343 528335 0 0
T20 1433 1349 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 363329433 0 0
T1 3226 3156 0 0
T2 148350 139711 0 0
T3 10352 10197 0 0
T4 3011 2892 0 0
T5 101183 101042 0 0
T6 3072 3002 0 0
T7 841893 841736 0 0
T18 231190 220606 0 0
T19 528343 528335 0 0
T20 1433 1349 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1200 1200 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 364235410 40008940 0 0
DepthKnown_A 364235410 363329433 0 0
RvalidKnown_A 364235410 363329433 0 0
WreadyKnown_A 364235410 363329433 0 0
gen_passthru_fifo.paramCheckPass 1200 1200 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 40008940 0 0
T1 3226 180 0 0
T2 148350 66079 0 0
T3 10352 4791 0 0
T4 3011 506 0 0
T5 101183 28285 0 0
T6 3072 819 0 0
T7 841893 37067 0 0
T18 231190 30367 0 0
T19 528343 33773 0 0
T20 1433 72 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 363329433 0 0
T1 3226 3156 0 0
T2 148350 139711 0 0
T3 10352 10197 0 0
T4 3011 2892 0 0
T5 101183 101042 0 0
T6 3072 3002 0 0
T7 841893 841736 0 0
T18 231190 220606 0 0
T19 528343 528335 0 0
T20 1433 1349 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 363329433 0 0
T1 3226 3156 0 0
T2 148350 139711 0 0
T3 10352 10197 0 0
T4 3011 2892 0 0
T5 101183 101042 0 0
T6 3072 3002 0 0
T7 841893 841736 0 0
T18 231190 220606 0 0
T19 528343 528335 0 0
T20 1433 1349 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 363329433 0 0
T1 3226 3156 0 0
T2 148350 139711 0 0
T3 10352 10197 0 0
T4 3011 2892 0 0
T5 101183 101042 0 0
T6 3072 3002 0 0
T7 841893 841736 0 0
T18 231190 220606 0 0
T19 528343 528335 0 0
T20 1433 1349 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1200 1200 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 364235410 4578122 0 0
DepthKnown_A 364235410 363329433 0 0
RvalidKnown_A 364235410 363329433 0 0
WreadyKnown_A 364235410 363329433 0 0
gen_passthru_fifo.paramCheckPass 1200 1200 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 4578122 0 0
T2 148350 1400 0 0
T3 10352 0 0 0
T4 3011 10 0 0
T5 101183 0 0 0
T6 3072 36 0 0
T7 841893 0 0 0
T8 0 7778 0 0
T18 231190 1672 0 0
T19 528343 19952 0 0
T20 1433 0 0 0
T36 208633 1194 0 0
T37 0 2416 0 0
T41 0 5726 0 0
T49 0 1464 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 363329433 0 0
T1 3226 3156 0 0
T2 148350 139711 0 0
T3 10352 10197 0 0
T4 3011 2892 0 0
T5 101183 101042 0 0
T6 3072 3002 0 0
T7 841893 841736 0 0
T18 231190 220606 0 0
T19 528343 528335 0 0
T20 1433 1349 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 363329433 0 0
T1 3226 3156 0 0
T2 148350 139711 0 0
T3 10352 10197 0 0
T4 3011 2892 0 0
T5 101183 101042 0 0
T6 3072 3002 0 0
T7 841893 841736 0 0
T18 231190 220606 0 0
T19 528343 528335 0 0
T20 1433 1349 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 363329433 0 0
T1 3226 3156 0 0
T2 148350 139711 0 0
T3 10352 10197 0 0
T4 3011 2892 0 0
T5 101183 101042 0 0
T6 3072 3002 0 0
T7 841893 841736 0 0
T18 231190 220606 0 0
T19 528343 528335 0 0
T20 1433 1349 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1200 1200 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 364235410 3131172 0 0
DepthKnown_A 364235410 363329433 0 0
RvalidKnown_A 364235410 363329433 0 0
WreadyKnown_A 364235410 363329433 0 0
gen_passthru_fifo.paramCheckPass 1200 1200 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 3131172 0 0
T2 148350 1400 0 0
T3 10352 0 0 0
T4 3011 10 0 0
T5 101183 0 0 0
T6 3072 85 0 0
T7 841893 0 0 0
T8 0 7778 0 0
T18 231190 1672 0 0
T19 528343 19952 0 0
T20 1433 0 0 0
T36 208633 5377 0 0
T37 0 7464 0 0
T41 0 5726 0 0
T49 0 1464 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 363329433 0 0
T1 3226 3156 0 0
T2 148350 139711 0 0
T3 10352 10197 0 0
T4 3011 2892 0 0
T5 101183 101042 0 0
T6 3072 3002 0 0
T7 841893 841736 0 0
T18 231190 220606 0 0
T19 528343 528335 0 0
T20 1433 1349 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 363329433 0 0
T1 3226 3156 0 0
T2 148350 139711 0 0
T3 10352 10197 0 0
T4 3011 2892 0 0
T5 101183 101042 0 0
T6 3072 3002 0 0
T7 841893 841736 0 0
T18 231190 220606 0 0
T19 528343 528335 0 0
T20 1433 1349 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 364235410 363329433 0 0
T1 3226 3156 0 0
T2 148350 139711 0 0
T3 10352 10197 0 0
T4 3011 2892 0 0
T5 101183 101042 0 0
T6 3072 3002 0 0
T7 841893 841736 0 0
T18 231190 220606 0 0
T19 528343 528335 0 0
T20 1433 1349 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1200 1200 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%