dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 352274358 31471481 0 0
DepthKnown_A 352274358 351381505 0 0
RvalidKnown_A 352274358 351381505 0 0
WreadyKnown_A 352274358 351381505 0 0
gen_passthru_fifo.paramCheckPass 1202 1202 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 31471481 0 0
T1 561728 280432 0 0
T2 46364 27054 0 0
T3 2711 795 0 0
T6 15619 4894 0 0
T15 31597 17243 0 0
T18 1998 528 0 0
T19 110708 161 0 0
T20 5922 1979 0 0
T21 2343 140 0 0
T26 6069 4617 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 351381505 0 0
T1 561728 561662 0 0
T2 46364 46305 0 0
T3 2711 2536 0 0
T6 15619 15537 0 0
T15 31597 26894 0 0
T18 1998 1927 0 0
T19 110708 110536 0 0
T20 5922 5777 0 0
T21 2343 2272 0 0
T26 6069 5923 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 351381505 0 0
T1 561728 561662 0 0
T2 46364 46305 0 0
T3 2711 2536 0 0
T6 15619 15537 0 0
T15 31597 26894 0 0
T18 1998 1927 0 0
T19 110708 110536 0 0
T20 5922 5777 0 0
T21 2343 2272 0 0
T26 6069 5923 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 351381505 0 0
T1 561728 561662 0 0
T2 46364 46305 0 0
T3 2711 2536 0 0
T6 15619 15537 0 0
T15 31597 26894 0 0
T18 1998 1927 0 0
T19 110708 110536 0 0
T20 5922 5777 0 0
T21 2343 2272 0 0
T26 6069 5923 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1202 1202 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T6 1 1 0 0
T15 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0
T26 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 352274358 39208489 0 0
DepthKnown_A 352274358 351381505 0 0
RvalidKnown_A 352274358 351381505 0 0
WreadyKnown_A 352274358 351381505 0 0
gen_passthru_fifo.paramCheckPass 1202 1202 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 39208489 0 0
T1 561728 280432 0 0
T2 46364 18422 0 0
T3 2711 795 0 0
T6 15619 4894 0 0
T15 31597 10380 0 0
T18 1998 528 0 0
T19 110708 161 0 0
T20 5922 1979 0 0
T21 2343 140 0 0
T26 6069 2471 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 351381505 0 0
T1 561728 561662 0 0
T2 46364 46305 0 0
T3 2711 2536 0 0
T6 15619 15537 0 0
T15 31597 26894 0 0
T18 1998 1927 0 0
T19 110708 110536 0 0
T20 5922 5777 0 0
T21 2343 2272 0 0
T26 6069 5923 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 351381505 0 0
T1 561728 561662 0 0
T2 46364 46305 0 0
T3 2711 2536 0 0
T6 15619 15537 0 0
T15 31597 26894 0 0
T18 1998 1927 0 0
T19 110708 110536 0 0
T20 5922 5777 0 0
T21 2343 2272 0 0
T26 6069 5923 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 351381505 0 0
T1 561728 561662 0 0
T2 46364 46305 0 0
T3 2711 2536 0 0
T6 15619 15537 0 0
T15 31597 26894 0 0
T18 1998 1927 0 0
T19 110708 110536 0 0
T20 5922 5777 0 0
T21 2343 2272 0 0
T26 6069 5923 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1202 1202 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T6 1 1 0 0
T15 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0
T26 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 352274358 4095049 0 0
DepthKnown_A 352274358 351381505 0 0
RvalidKnown_A 352274358 351381505 0 0
WreadyKnown_A 352274358 351381505 0 0
gen_passthru_fifo.paramCheckPass 1202 1202 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 4095049 0 0
T1 561728 952 0 0
T2 46364 0 0 0
T3 2711 19 0 0
T4 0 12250 0 0
T6 15619 0 0 0
T10 1175 0 0 0
T18 1998 0 0 0
T19 110708 0 0 0
T20 5922 0 0 0
T21 2343 0 0 0
T22 3729 0 0 0
T23 0 275 0 0
T24 0 61 0 0
T25 0 111 0 0
T39 0 7059 0 0
T41 0 3 0 0
T44 0 6 0 0
T45 0 96 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 351381505 0 0
T1 561728 561662 0 0
T2 46364 46305 0 0
T3 2711 2536 0 0
T6 15619 15537 0 0
T15 31597 26894 0 0
T18 1998 1927 0 0
T19 110708 110536 0 0
T20 5922 5777 0 0
T21 2343 2272 0 0
T26 6069 5923 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 351381505 0 0
T1 561728 561662 0 0
T2 46364 46305 0 0
T3 2711 2536 0 0
T6 15619 15537 0 0
T15 31597 26894 0 0
T18 1998 1927 0 0
T19 110708 110536 0 0
T20 5922 5777 0 0
T21 2343 2272 0 0
T26 6069 5923 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 351381505 0 0
T1 561728 561662 0 0
T2 46364 46305 0 0
T3 2711 2536 0 0
T6 15619 15537 0 0
T15 31597 26894 0 0
T18 1998 1927 0 0
T19 110708 110536 0 0
T20 5922 5777 0 0
T21 2343 2272 0 0
T26 6069 5923 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1202 1202 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T6 1 1 0 0
T15 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0
T26 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 352274358 3465296 0 0
DepthKnown_A 352274358 351381505 0 0
RvalidKnown_A 352274358 351381505 0 0
WreadyKnown_A 352274358 351381505 0 0
gen_passthru_fifo.paramCheckPass 1202 1202 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 3465296 0 0
T1 561728 952 0 0
T2 46364 0 0 0
T3 2711 19 0 0
T4 0 12250 0 0
T6 15619 0 0 0
T10 1175 0 0 0
T18 1998 0 0 0
T19 110708 0 0 0
T20 5922 0 0 0
T21 2343 0 0 0
T22 3729 0 0 0
T23 0 35 0 0
T24 0 159 0 0
T25 0 130 0 0
T39 0 7059 0 0
T41 0 2 0 0
T44 0 6 0 0
T45 0 96 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 351381505 0 0
T1 561728 561662 0 0
T2 46364 46305 0 0
T3 2711 2536 0 0
T6 15619 15537 0 0
T15 31597 26894 0 0
T18 1998 1927 0 0
T19 110708 110536 0 0
T20 5922 5777 0 0
T21 2343 2272 0 0
T26 6069 5923 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 351381505 0 0
T1 561728 561662 0 0
T2 46364 46305 0 0
T3 2711 2536 0 0
T6 15619 15537 0 0
T15 31597 26894 0 0
T18 1998 1927 0 0
T19 110708 110536 0 0
T20 5922 5777 0 0
T21 2343 2272 0 0
T26 6069 5923 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 352274358 351381505 0 0
T1 561728 561662 0 0
T2 46364 46305 0 0
T3 2711 2536 0 0
T6 15619 15537 0 0
T15 31597 26894 0 0
T18 1998 1927 0 0
T19 110708 110536 0 0
T20 5922 5777 0 0
T21 2343 2272 0 0
T26 6069 5923 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1202 1202 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T6 1 1 0 0
T15 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0
T26 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%