Line Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Module : 
flash_phy_rd_buffers
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T97,T98 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T44,T21 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
Branch Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T3,T97,T98 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T4,T44,T21 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5613090 | 
0 | 
0 | 
| T1 | 
1097992 | 
26283 | 
0 | 
0 | 
| T2 | 
3395768 | 
0 | 
0 | 
0 | 
| T3 | 
1962328 | 
80 | 
0 | 
0 | 
| T4 | 
1097392 | 
1342 | 
0 | 
0 | 
| T5 | 
1016712 | 
0 | 
0 | 
0 | 
| T6 | 
911800 | 
25757 | 
0 | 
0 | 
| T7 | 
916904 | 
25462 | 
0 | 
0 | 
| T14 | 
11792 | 
0 | 
0 | 
0 | 
| T15 | 
1295712 | 
0 | 
0 | 
0 | 
| T16 | 
6881928 | 
24502 | 
0 | 
0 | 
| T20 | 
0 | 
70 | 
0 | 
0 | 
| T21 | 
0 | 
121 | 
0 | 
0 | 
| T44 | 
0 | 
1536 | 
0 | 
0 | 
| T45 | 
0 | 
39 | 
0 | 
0 | 
| T46 | 
0 | 
788 | 
0 | 
0 | 
| T47 | 
0 | 
111 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5613081 | 
0 | 
0 | 
| T1 | 
1097992 | 
26283 | 
0 | 
0 | 
| T2 | 
3395768 | 
0 | 
0 | 
0 | 
| T3 | 
1962328 | 
80 | 
0 | 
0 | 
| T4 | 
1097392 | 
1342 | 
0 | 
0 | 
| T5 | 
1016712 | 
0 | 
0 | 
0 | 
| T6 | 
911800 | 
25757 | 
0 | 
0 | 
| T7 | 
916904 | 
25462 | 
0 | 
0 | 
| T14 | 
11792 | 
0 | 
0 | 
0 | 
| T15 | 
1295712 | 
0 | 
0 | 
0 | 
| T16 | 
6881928 | 
24502 | 
0 | 
0 | 
| T20 | 
0 | 
70 | 
0 | 
0 | 
| T21 | 
0 | 
121 | 
0 | 
0 | 
| T44 | 
0 | 
1536 | 
0 | 
0 | 
| T45 | 
0 | 
39 | 
0 | 
0 | 
| T46 | 
0 | 
788 | 
0 | 
0 | 
| T47 | 
0 | 
111 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T97,T98 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T44,T21 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T3,T97,T98 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T4,T44,T21 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
724164 | 
0 | 
0 | 
| T1 | 
137249 | 
3734 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
6 | 
0 | 
0 | 
| T4 | 
137174 | 
266 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
3500 | 
0 | 
0 | 
| T7 | 
114613 | 
3198 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
3255 | 
0 | 
0 | 
| T20 | 
0 | 
9 | 
0 | 
0 | 
| T21 | 
0 | 
9 | 
0 | 
0 | 
| T44 | 
0 | 
384 | 
0 | 
0 | 
| T46 | 
0 | 
197 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
724164 | 
0 | 
0 | 
| T1 | 
137249 | 
3734 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
6 | 
0 | 
0 | 
| T4 | 
137174 | 
266 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
3500 | 
0 | 
0 | 
| T7 | 
114613 | 
3198 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
3255 | 
0 | 
0 | 
| T20 | 
0 | 
9 | 
0 | 
0 | 
| T21 | 
0 | 
9 | 
0 | 
0 | 
| T44 | 
0 | 
384 | 
0 | 
0 | 
| T46 | 
0 | 
197 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T97,T98 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T44,T21 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T3,T97,T98 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T4,T44,T21 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
723748 | 
0 | 
0 | 
| T1 | 
137249 | 
3734 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
5 | 
0 | 
0 | 
| T4 | 
137174 | 
266 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
3494 | 
0 | 
0 | 
| T7 | 
114613 | 
3202 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
3252 | 
0 | 
0 | 
| T20 | 
0 | 
8 | 
0 | 
0 | 
| T21 | 
0 | 
9 | 
0 | 
0 | 
| T44 | 
0 | 
384 | 
0 | 
0 | 
| T46 | 
0 | 
197 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
723746 | 
0 | 
0 | 
| T1 | 
137249 | 
3734 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
5 | 
0 | 
0 | 
| T4 | 
137174 | 
266 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
3494 | 
0 | 
0 | 
| T7 | 
114613 | 
3202 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
3252 | 
0 | 
0 | 
| T20 | 
0 | 
8 | 
0 | 
0 | 
| T21 | 
0 | 
9 | 
0 | 
0 | 
| T44 | 
0 | 
384 | 
0 | 
0 | 
| T46 | 
0 | 
197 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T98,T99 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T44,T21 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T3,T98,T99 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T4,T44,T21 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
723779 | 
0 | 
0 | 
| T1 | 
137249 | 
3717 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
5 | 
0 | 
0 | 
| T4 | 
137174 | 
265 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
3498 | 
0 | 
0 | 
| T7 | 
114613 | 
3200 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
3259 | 
0 | 
0 | 
| T20 | 
0 | 
7 | 
0 | 
0 | 
| T21 | 
0 | 
9 | 
0 | 
0 | 
| T44 | 
0 | 
384 | 
0 | 
0 | 
| T46 | 
0 | 
197 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
723778 | 
0 | 
0 | 
| T1 | 
137249 | 
3717 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
5 | 
0 | 
0 | 
| T4 | 
137174 | 
265 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
3498 | 
0 | 
0 | 
| T7 | 
114613 | 
3200 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
3259 | 
0 | 
0 | 
| T20 | 
0 | 
7 | 
0 | 
0 | 
| T21 | 
0 | 
9 | 
0 | 
0 | 
| T44 | 
0 | 
384 | 
0 | 
0 | 
| T46 | 
0 | 
197 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T98,T99 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T44,T21 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T3,T98,T99 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T4,T44,T21 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
723356 | 
0 | 
0 | 
| T1 | 
137249 | 
3744 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
5 | 
0 | 
0 | 
| T4 | 
137174 | 
265 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
3501 | 
0 | 
0 | 
| T7 | 
114613 | 
3204 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
3258 | 
0 | 
0 | 
| T20 | 
0 | 
8 | 
0 | 
0 | 
| T21 | 
0 | 
8 | 
0 | 
0 | 
| T44 | 
0 | 
384 | 
0 | 
0 | 
| T46 | 
0 | 
197 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
723356 | 
0 | 
0 | 
| T1 | 
137249 | 
3744 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
5 | 
0 | 
0 | 
| T4 | 
137174 | 
265 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
3501 | 
0 | 
0 | 
| T7 | 
114613 | 
3204 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
3258 | 
0 | 
0 | 
| T20 | 
0 | 
8 | 
0 | 
0 | 
| T21 | 
0 | 
8 | 
0 | 
0 | 
| T44 | 
0 | 
384 | 
0 | 
0 | 
| T46 | 
0 | 
197 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T98,T100 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T45,T47,T22 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T3,T98,T100 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T45,T47,T22 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
679773 | 
0 | 
0 | 
| T1 | 
137249 | 
2838 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
15 | 
0 | 
0 | 
| T4 | 
137174 | 
70 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
2938 | 
0 | 
0 | 
| T7 | 
114613 | 
3172 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
2865 | 
0 | 
0 | 
| T20 | 
0 | 
10 | 
0 | 
0 | 
| T21 | 
0 | 
22 | 
0 | 
0 | 
| T45 | 
0 | 
11 | 
0 | 
0 | 
| T47 | 
0 | 
26 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
679772 | 
0 | 
0 | 
| T1 | 
137249 | 
2838 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
15 | 
0 | 
0 | 
| T4 | 
137174 | 
70 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
2938 | 
0 | 
0 | 
| T7 | 
114613 | 
3172 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
2865 | 
0 | 
0 | 
| T20 | 
0 | 
10 | 
0 | 
0 | 
| T21 | 
0 | 
22 | 
0 | 
0 | 
| T45 | 
0 | 
11 | 
0 | 
0 | 
| T47 | 
0 | 
26 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T98,T100 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T47,T22,T101 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T3,T98,T100 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T47,T22,T101 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
679650 | 
0 | 
0 | 
| T1 | 
137249 | 
2844 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
15 | 
0 | 
0 | 
| T4 | 
137174 | 
70 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
2943 | 
0 | 
0 | 
| T7 | 
114613 | 
3159 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
2867 | 
0 | 
0 | 
| T20 | 
0 | 
10 | 
0 | 
0 | 
| T21 | 
0 | 
22 | 
0 | 
0 | 
| T45 | 
0 | 
10 | 
0 | 
0 | 
| T47 | 
0 | 
31 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
679649 | 
0 | 
0 | 
| T1 | 
137249 | 
2844 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
15 | 
0 | 
0 | 
| T4 | 
137174 | 
70 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
2943 | 
0 | 
0 | 
| T7 | 
114613 | 
3159 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
2867 | 
0 | 
0 | 
| T20 | 
0 | 
10 | 
0 | 
0 | 
| T21 | 
0 | 
22 | 
0 | 
0 | 
| T45 | 
0 | 
10 | 
0 | 
0 | 
| T47 | 
0 | 
31 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T98,T100 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T47,T22,T41 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T3,T98,T100 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T47,T22,T41 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
679614 | 
0 | 
0 | 
| T1 | 
137249 | 
2833 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
15 | 
0 | 
0 | 
| T4 | 
137174 | 
70 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
2938 | 
0 | 
0 | 
| T7 | 
114613 | 
3164 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
2877 | 
0 | 
0 | 
| T20 | 
0 | 
9 | 
0 | 
0 | 
| T21 | 
0 | 
21 | 
0 | 
0 | 
| T45 | 
0 | 
9 | 
0 | 
0 | 
| T47 | 
0 | 
29 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
679613 | 
0 | 
0 | 
| T1 | 
137249 | 
2833 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
15 | 
0 | 
0 | 
| T4 | 
137174 | 
70 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
2938 | 
0 | 
0 | 
| T7 | 
114613 | 
3164 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
2877 | 
0 | 
0 | 
| T20 | 
0 | 
9 | 
0 | 
0 | 
| T21 | 
0 | 
21 | 
0 | 
0 | 
| T45 | 
0 | 
9 | 
0 | 
0 | 
| T47 | 
0 | 
29 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T98,T100 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T4 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T47,T22,T82 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T4 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T3,T98,T100 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T47,T22,T82 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T4 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
679006 | 
0 | 
0 | 
| T1 | 
137249 | 
2839 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
14 | 
0 | 
0 | 
| T4 | 
137174 | 
70 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
2945 | 
0 | 
0 | 
| T7 | 
114613 | 
3163 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
2869 | 
0 | 
0 | 
| T20 | 
0 | 
9 | 
0 | 
0 | 
| T21 | 
0 | 
21 | 
0 | 
0 | 
| T45 | 
0 | 
9 | 
0 | 
0 | 
| T47 | 
0 | 
25 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
423189654 | 
679003 | 
0 | 
0 | 
| T1 | 
137249 | 
2839 | 
0 | 
0 | 
| T2 | 
424471 | 
0 | 
0 | 
0 | 
| T3 | 
245291 | 
14 | 
0 | 
0 | 
| T4 | 
137174 | 
70 | 
0 | 
0 | 
| T5 | 
127089 | 
0 | 
0 | 
0 | 
| T6 | 
113975 | 
2945 | 
0 | 
0 | 
| T7 | 
114613 | 
3163 | 
0 | 
0 | 
| T14 | 
1474 | 
0 | 
0 | 
0 | 
| T15 | 
161964 | 
0 | 
0 | 
0 | 
| T16 | 
860241 | 
2869 | 
0 | 
0 | 
| T20 | 
0 | 
9 | 
0 | 
0 | 
| T21 | 
0 | 
21 | 
0 | 
0 | 
| T45 | 
0 | 
9 | 
0 | 
0 | 
| T47 | 
0 | 
25 | 
0 | 
0 |