dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 425753375 4108423 0 0
DepthKnown_A 425753375 424847601 0 0
RvalidKnown_A 425753375 424847601 0 0
WreadyKnown_A 425753375 424847601 0 0
gen_passthru_fifo.paramCheckPass 1274 1274 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 4108423 0 0
T1 137249 18976 0 0
T2 424471 0 0 0
T3 245291 267 0 0
T4 137174 4881 0 0
T5 127089 1138 0 0
T6 113975 18176 0 0
T7 114613 16768 0 0
T14 1474 0 0 0
T15 161964 4096 0 0
T16 860241 14016 0 0
T20 0 71 0 0
T44 0 3208 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 424847601 0 0
T1 137249 137130 0 0
T2 424471 424462 0 0
T3 245291 245290 0 0
T4 137174 137166 0 0
T5 127089 101454 0 0
T6 113975 113799 0 0
T7 114613 114480 0 0
T14 1474 1379 0 0
T15 161964 161893 0 0
T16 860241 860103 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 424847601 0 0
T1 137249 137130 0 0
T2 424471 424462 0 0
T3 245291 245290 0 0
T4 137174 137166 0 0
T5 127089 101454 0 0
T6 113975 113799 0 0
T7 114613 114480 0 0
T14 1474 1379 0 0
T15 161964 161893 0 0
T16 860241 860103 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 424847601 0 0
T1 137249 137130 0 0
T2 424471 424462 0 0
T3 245291 245290 0 0
T4 137174 137166 0 0
T5 127089 101454 0 0
T6 113975 113799 0 0
T7 114613 114480 0 0
T14 1474 1379 0 0
T15 161964 161893 0 0
T16 860241 860103 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1274 1274 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T14 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 425753375 4565978 0 0
DepthKnown_A 425753375 424847601 0 0
RvalidKnown_A 425753375 424847601 0 0
WreadyKnown_A 425753375 424847601 0 0
gen_passthru_fifo.paramCheckPass 1274 1274 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 4565978 0 0
T1 137249 18976 0 0
T2 424471 0 0 0
T3 245291 162 0 0
T4 137174 21908 0 0
T5 127089 1138 0 0
T6 113975 18176 0 0
T7 114613 16768 0 0
T14 1474 0 0 0
T15 161964 18641 0 0
T16 860241 14016 0 0
T20 0 31 0 0
T44 0 3208 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 424847601 0 0
T1 137249 137130 0 0
T2 424471 424462 0 0
T3 245291 245290 0 0
T4 137174 137166 0 0
T5 127089 101454 0 0
T6 113975 113799 0 0
T7 114613 114480 0 0
T14 1474 1379 0 0
T15 161964 161893 0 0
T16 860241 860103 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 424847601 0 0
T1 137249 137130 0 0
T2 424471 424462 0 0
T3 245291 245290 0 0
T4 137174 137166 0 0
T5 127089 101454 0 0
T6 113975 113799 0 0
T7 114613 114480 0 0
T14 1474 1379 0 0
T15 161964 161893 0 0
T16 860241 860103 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 424847601 0 0
T1 137249 137130 0 0
T2 424471 424462 0 0
T3 245291 245290 0 0
T4 137174 137166 0 0
T5 127089 101454 0 0
T6 113975 113799 0 0
T7 114613 114480 0 0
T14 1474 1379 0 0
T15 161964 161893 0 0
T16 860241 860103 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1274 1274 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T14 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 425753375 24519392 0 0
DepthKnown_A 425753375 424847601 0 0
RvalidKnown_A 425753375 424847601 0 0
WreadyKnown_A 425753375 424847601 0 0
gen_passthru_fifo.paramCheckPass 1274 1274 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 24519392 0 0
T1 137249 9777 0 0
T2 424471 11445 0 0
T3 245291 211518 0 0
T4 137174 115944 0 0
T5 127089 8322 0 0
T6 113975 9305 0 0
T7 114613 8153 0 0
T14 1474 23 0 0
T15 161964 6343 0 0
T16 860241 7997 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 424847601 0 0
T1 137249 137130 0 0
T2 424471 424462 0 0
T3 245291 245290 0 0
T4 137174 137166 0 0
T5 127089 101454 0 0
T6 113975 113799 0 0
T7 114613 114480 0 0
T14 1474 1379 0 0
T15 161964 161893 0 0
T16 860241 860103 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 424847601 0 0
T1 137249 137130 0 0
T2 424471 424462 0 0
T3 245291 245290 0 0
T4 137174 137166 0 0
T5 127089 101454 0 0
T6 113975 113799 0 0
T7 114613 114480 0 0
T14 1474 1379 0 0
T15 161964 161893 0 0
T16 860241 860103 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 424847601 0 0
T1 137249 137130 0 0
T2 424471 424462 0 0
T3 245291 245290 0 0
T4 137174 137166 0 0
T5 127089 101454 0 0
T6 113975 113799 0 0
T7 114613 114480 0 0
T14 1474 1379 0 0
T15 161964 161893 0 0
T16 860241 860103 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1274 1274 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T14 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 425753375 31242143 0 0
DepthKnown_A 425753375 424847601 0 0
RvalidKnown_A 425753375 424847601 0 0
WreadyKnown_A 425753375 424847601 0 0
gen_passthru_fifo.paramCheckPass 1274 1274 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 31242143 0 0
T1 137249 9777 0 0
T2 424471 11445 0 0
T3 245291 211518 0 0
T4 137174 522478 0 0
T5 127089 8322 0 0
T6 113975 9305 0 0
T7 114613 8153 0 0
T14 1474 23 0 0
T15 161964 28872 0 0
T16 860241 7997 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 424847601 0 0
T1 137249 137130 0 0
T2 424471 424462 0 0
T3 245291 245290 0 0
T4 137174 137166 0 0
T5 127089 101454 0 0
T6 113975 113799 0 0
T7 114613 114480 0 0
T14 1474 1379 0 0
T15 161964 161893 0 0
T16 860241 860103 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 424847601 0 0
T1 137249 137130 0 0
T2 424471 424462 0 0
T3 245291 245290 0 0
T4 137174 137166 0 0
T5 127089 101454 0 0
T6 113975 113799 0 0
T7 114613 114480 0 0
T14 1474 1379 0 0
T15 161964 161893 0 0
T16 860241 860103 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 425753375 424847601 0 0
T1 137249 137130 0 0
T2 424471 424462 0 0
T3 245291 245290 0 0
T4 137174 137166 0 0
T5 127089 101454 0 0
T6 113975 113799 0 0
T7 114613 114480 0 0
T14 1474 1379 0 0
T15 161964 161893 0 0
T16 860241 860103 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1274 1274 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T14 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%