dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 442382185 4115303 0 0
DepthKnown_A 442382185 441418588 0 0
RvalidKnown_A 442382185 441418588 0 0
WreadyKnown_A 442382185 441418588 0 0
gen_passthru_fifo.paramCheckPass 1276 1276 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 4115303 0 0
T1 41016 13573 0 0
T2 72226 87 0 0
T3 1754 81 0 0
T4 199792 8704 0 0
T5 37890 577 0 0
T6 2762 108 0 0
T7 65047 15944 0 0
T11 164137 1324 0 0
T16 1206 15 0 0
T17 1767 34 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 441418588 0 0
T1 41016 40932 0 0
T2 72226 72166 0 0
T3 1754 1627 0 0
T4 199792 199715 0 0
T5 37890 37818 0 0
T6 2762 2627 0 0
T7 65047 64956 0 0
T11 164137 138330 0 0
T16 1206 1153 0 0
T17 1767 1671 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 441418588 0 0
T1 41016 40932 0 0
T2 72226 72166 0 0
T3 1754 1627 0 0
T4 199792 199715 0 0
T5 37890 37818 0 0
T6 2762 2627 0 0
T7 65047 64956 0 0
T11 164137 138330 0 0
T16 1206 1153 0 0
T17 1767 1671 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 441418588 0 0
T1 41016 40932 0 0
T2 72226 72166 0 0
T3 1754 1627 0 0
T4 199792 199715 0 0
T5 37890 37818 0 0
T6 2762 2627 0 0
T7 65047 64956 0 0
T11 164137 138330 0 0
T16 1206 1153 0 0
T17 1767 1671 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1276 1276 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 442382185 4327907 0 0
DepthKnown_A 442382185 441418588 0 0
RvalidKnown_A 442382185 441418588 0 0
WreadyKnown_A 442382185 441418588 0 0
gen_passthru_fifo.paramCheckPass 1276 1276 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 4327907 0 0
T1 41016 4589 0 0
T2 72226 81 0 0
T3 1754 81 0 0
T4 199792 8704 0 0
T5 37890 1868 0 0
T6 2762 108 0 0
T7 65047 6764 0 0
T11 164137 5991 0 0
T16 1206 15 0 0
T17 1767 20 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 441418588 0 0
T1 41016 40932 0 0
T2 72226 72166 0 0
T3 1754 1627 0 0
T4 199792 199715 0 0
T5 37890 37818 0 0
T6 2762 2627 0 0
T7 65047 64956 0 0
T11 164137 138330 0 0
T16 1206 1153 0 0
T17 1767 1671 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 441418588 0 0
T1 41016 40932 0 0
T2 72226 72166 0 0
T3 1754 1627 0 0
T4 199792 199715 0 0
T5 37890 37818 0 0
T6 2762 2627 0 0
T7 65047 64956 0 0
T11 164137 138330 0 0
T16 1206 1153 0 0
T17 1767 1671 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 441418588 0 0
T1 41016 40932 0 0
T2 72226 72166 0 0
T3 1754 1627 0 0
T4 199792 199715 0 0
T5 37890 37818 0 0
T6 2762 2627 0 0
T7 65047 64956 0 0
T11 164137 138330 0 0
T16 1206 1153 0 0
T17 1767 1671 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1276 1276 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 442382185 26095713 0 0
DepthKnown_A 442382185 441418588 0 0
RvalidKnown_A 442382185 441418588 0 0
WreadyKnown_A 442382185 441418588 0 0
gen_passthru_fifo.paramCheckPass 1276 1276 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 26095713 0 0
T1 41016 10892 0 0
T2 72226 9925 0 0
T3 1754 452 0 0
T4 199792 13132 0 0
T5 37890 3005 0 0
T6 2762 711 0 0
T7 65047 22243 0 0
T11 164137 6705 0 0
T16 1206 315 0 0
T17 1767 205 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 441418588 0 0
T1 41016 40932 0 0
T2 72226 72166 0 0
T3 1754 1627 0 0
T4 199792 199715 0 0
T5 37890 37818 0 0
T6 2762 2627 0 0
T7 65047 64956 0 0
T11 164137 138330 0 0
T16 1206 1153 0 0
T17 1767 1671 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 441418588 0 0
T1 41016 40932 0 0
T2 72226 72166 0 0
T3 1754 1627 0 0
T4 199792 199715 0 0
T5 37890 37818 0 0
T6 2762 2627 0 0
T7 65047 64956 0 0
T11 164137 138330 0 0
T16 1206 1153 0 0
T17 1767 1671 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 441418588 0 0
T1 41016 40932 0 0
T2 72226 72166 0 0
T3 1754 1627 0 0
T4 199792 199715 0 0
T5 37890 37818 0 0
T6 2762 2627 0 0
T7 65047 64956 0 0
T11 164137 138330 0 0
T16 1206 1153 0 0
T17 1767 1671 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1276 1276 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 442382185 31399853 0 0
DepthKnown_A 442382185 441418588 0 0
RvalidKnown_A 442382185 441418588 0 0
WreadyKnown_A 442382185 441418588 0 0
gen_passthru_fifo.paramCheckPass 1276 1276 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 31399853 0 0
T1 41016 10892 0 0
T2 72226 9925 0 0
T3 1754 452 0 0
T4 199792 13132 0 0
T5 37890 9241 0 0
T6 2762 711 0 0
T7 65047 20102 0 0
T11 164137 29635 0 0
T16 1206 315 0 0
T17 1767 205 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 441418588 0 0
T1 41016 40932 0 0
T2 72226 72166 0 0
T3 1754 1627 0 0
T4 199792 199715 0 0
T5 37890 37818 0 0
T6 2762 2627 0 0
T7 65047 64956 0 0
T11 164137 138330 0 0
T16 1206 1153 0 0
T17 1767 1671 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 441418588 0 0
T1 41016 40932 0 0
T2 72226 72166 0 0
T3 1754 1627 0 0
T4 199792 199715 0 0
T5 37890 37818 0 0
T6 2762 2627 0 0
T7 65047 64956 0 0
T11 164137 138330 0 0
T16 1206 1153 0 0
T17 1767 1671 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 442382185 441418588 0 0
T1 41016 40932 0 0
T2 72226 72166 0 0
T3 1754 1627 0 0
T4 199792 199715 0 0
T5 37890 37818 0 0
T6 2762 2627 0 0
T7 65047 64956 0 0
T11 164137 138330 0 0
T16 1206 1153 0 0
T17 1767 1671 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1276 1276 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%