Line Coverage for Module : 
flash_mp_data_region_sel ( parameter Regions=9 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| ALWAYS | 35 | 0 | 0 |  | 
| ALWAYS | 35 | 3 | 3 | 100.00 | 
| ALWAYS | 49 | 4 | 4 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 28 | 
1 | 
1 | 
| 30 | 
8 | 
8 | 
| 35 | 
1 | 
1 | 
| 36 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Line Coverage for Module : 
flash_mp_data_region_sel ( parameter Regions=1 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 8 | 8 | 100.00 | 
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 | 
| ALWAYS | 35 | 0 | 0 |  | 
| ALWAYS | 35 | 3 | 3 | 100.00 | 
| ALWAYS | 49 | 4 | 4 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 28 | 
1 | 
1 | 
| 35 | 
1 | 
1 | 
| 36 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Module : 
flash_mp_data_region_sel
 | Total | Covered | Percent | 
| Conditions | 24 | 24 | 100.00 | 
| Logical | 24 | 24 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       30
 EXPRESSION (region_match[1] & ((~|region_match[0])))
             -------1-------   ----------2----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T268,T102 | 
| 1 | 1 | Covered | T2,T6,T20 | 
 LINE       30
 EXPRESSION (region_match[2] & ((~|region_match[(2 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T6,T5 | 
| 1 | 1 | Covered | T2,T6,T17 | 
 LINE       30
 EXPRESSION (region_match[3] & ((~|region_match[(3 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T102,T132 | 
| 1 | 1 | Covered | T2,T79,T57 | 
 LINE       30
 EXPRESSION (region_match[4] & ((~|region_match[(4 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T2,T15,T269 | 
| 1 | 1 | Covered | T2,T17,T59 | 
 LINE       30
 EXPRESSION (region_match[5] & ((~|region_match[(5 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T24,T210 | 
| 1 | 1 | Covered | T2,T6,T17 | 
 LINE       30
 EXPRESSION (region_match[6] & ((~|region_match[(6 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T79,T25 | 
| 1 | 1 | Covered | T2,T6,T57 | 
 LINE       30
 EXPRESSION (region_match[7] & ((~|region_match[(7 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T67,T102 | 
| 1 | 1 | Covered | T2,T6,T17 | 
 LINE       30
 EXPRESSION (region_match[8] & ((~|region_match[(8 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T2,T15,T6 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Module : 
flash_mp_data_region_sel
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	51	if (region_sel[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_flash_mp.u_sw_sel
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| ALWAYS | 35 | 0 | 0 |  | 
| ALWAYS | 35 | 3 | 3 | 100.00 | 
| ALWAYS | 49 | 4 | 4 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 28 | 
1 | 
1 | 
| 30 | 
8 | 
8 | 
| 35 | 
1 | 
1 | 
| 36 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_flash_mp.u_sw_sel
 | Total | Covered | Percent | 
| Conditions | 24 | 24 | 100.00 | 
| Logical | 24 | 24 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       30
 EXPRESSION (region_match[1] & ((~|region_match[0])))
             -------1-------   ----------2----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T268,T102 | 
| 1 | 1 | Covered | T2,T20,T57 | 
 LINE       30
 EXPRESSION (region_match[2] & ((~|region_match[(2 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T5,T204 | 
| 1 | 1 | Covered | T2,T17,T57 | 
 LINE       30
 EXPRESSION (region_match[3] & ((~|region_match[(3 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T102,T132 | 
| 1 | 1 | Covered | T2,T79,T57 | 
 LINE       30
 EXPRESSION (region_match[4] & ((~|region_match[(4 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T2,T15,T269 | 
| 1 | 1 | Covered | T2,T59,T26 | 
 LINE       30
 EXPRESSION (region_match[5] & ((~|region_match[(5 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T24,T102 | 
| 1 | 1 | Covered | T2,T6,T17 | 
 LINE       30
 EXPRESSION (region_match[6] & ((~|region_match[(6 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T79,T25 | 
| 1 | 1 | Covered | T2,T6,T57 | 
 LINE       30
 EXPRESSION (region_match[7] & ((~|region_match[(7 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T102,T134 | 
| 1 | 1 | Covered | T2,T17,T21 | 
 LINE       30
 EXPRESSION (region_match[8] & ((~|region_match[(8 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T2,T15,T6 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_flash_mp.u_sw_sel
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	51	if (region_sel[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_flash_mp.u_hw_sel
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 8 | 8 | 100.00 | 
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 | 
| ALWAYS | 35 | 0 | 0 |  | 
| ALWAYS | 35 | 3 | 3 | 100.00 | 
| ALWAYS | 49 | 4 | 4 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 28 | 
1 | 
1 | 
| 35 | 
1 | 
1 | 
| 36 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Branch Coverage for Instance : tb.dut.u_flash_mp.u_hw_sel
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	51	if (region_sel[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T10,T11,T126 | 
| 0 | 
Covered | 
T1,T2,T3 | 
 
Line Coverage for Instance : tb.dut.u_eflash.u_region_sel
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 28 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 30 | 1 | 1 | 100.00 | 
| ALWAYS | 35 | 0 | 0 |  | 
| ALWAYS | 35 | 3 | 3 | 100.00 | 
| ALWAYS | 49 | 4 | 4 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 28 | 
1 | 
1 | 
| 30 | 
8 | 
8 | 
| 35 | 
1 | 
1 | 
| 36 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.u_region_sel
 | Total | Covered | Percent | 
| Conditions | 24 | 24 | 100.00 | 
| Logical | 24 | 24 | 100.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       30
 EXPRESSION (region_match[1] & ((~|region_match[0])))
             -------1-------   ----------2----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T237,T270 | 
| 1 | 1 | Covered | T6,T20,T25 | 
 LINE       30
 EXPRESSION (region_match[2] & ((~|region_match[(2 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T6,T271 | 
| 1 | 1 | Covered | T6,T31,T272 | 
 LINE       30
 EXPRESSION (region_match[3] & ((~|region_match[(3 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T273,T271 | 
| 1 | 1 | Covered | T59,T67,T34 | 
 LINE       30
 EXPRESSION (region_match[4] & ((~|region_match[(4 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T274,T275 | 
| 1 | 1 | Covered | T17,T34,T93 | 
 LINE       30
 EXPRESSION (region_match[5] & ((~|region_match[(5 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T210,T276 | 
| 1 | 1 | Covered | T34,T272,T138 | 
 LINE       30
 EXPRESSION (region_match[6] & ((~|region_match[(6 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T49,T138 | 
| 1 | 1 | Covered | T59,T21,T35 | 
 LINE       30
 EXPRESSION (region_match[7] & ((~|region_match[(7 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T67,T144 | 
| 1 | 1 | Covered | T6,T17,T20 | 
 LINE       30
 EXPRESSION (region_match[8] & ((~|region_match[(8 - 1):0])))
             -------1-------   --------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T15,T6,T17 | 
| 1 | 1 | Covered | T1,T3,T15 | 
Branch Coverage for Instance : tb.dut.u_eflash.u_region_sel
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_mp_data_region_sel.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	51	if (region_sel[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T3,T15 | 
| 0 | 
Covered | 
T1,T2,T3 |