dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 383421466 30915129 0 0
DepthKnown_A 383421466 382426979 0 0
RvalidKnown_A 383421466 382426979 0 0
WreadyKnown_A 383421466 382426979 0 0
gen_passthru_fifo.paramCheckPass 1275 1275 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 30915129 0 0
T1 137144 68105 0 0
T2 898683 128009 0 0
T3 274612 141223 0 0
T4 34247 20000 0 0
T5 1121 138 0 0
T6 114834 24276 0 0
T10 60759 161 0 0
T15 5068 1607 0 0
T16 206092 102486 0 0
T17 52740 31023 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 382426979 0 0
T1 137144 137056 0 0
T2 898683 898600 0 0
T3 274612 274554 0 0
T4 34247 34153 0 0
T5 1121 1044 0 0
T6 114834 114666 0 0
T10 60759 60631 0 0
T15 5068 4973 0 0
T16 206092 206008 0 0
T17 52740 52663 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 382426979 0 0
T1 137144 137056 0 0
T2 898683 898600 0 0
T3 274612 274554 0 0
T4 34247 34153 0 0
T5 1121 1044 0 0
T6 114834 114666 0 0
T10 60759 60631 0 0
T15 5068 4973 0 0
T16 206092 206008 0 0
T17 52740 52663 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 382426979 0 0
T1 137144 137056 0 0
T2 898683 898600 0 0
T3 274612 274554 0 0
T4 34247 34153 0 0
T5 1121 1044 0 0
T6 114834 114666 0 0
T10 60759 60631 0 0
T15 5068 4973 0 0
T16 206092 206008 0 0
T17 52740 52663 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1275 1275 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T10 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 383421466 34646851 0 0
DepthKnown_A 383421466 382426979 0 0
RvalidKnown_A 383421466 382426979 0 0
WreadyKnown_A 383421466 382426979 0 0
gen_passthru_fifo.paramCheckPass 1275 1275 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 34646851 0 0
T1 137144 67370 0 0
T2 898683 128009 0 0
T3 274612 132465 0 0
T4 34247 12877 0 0
T5 1121 138 0 0
T6 114834 24276 0 0
T10 60759 161 0 0
T15 5068 1607 0 0
T16 206092 102486 0 0
T17 52740 24148 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 382426979 0 0
T1 137144 137056 0 0
T2 898683 898600 0 0
T3 274612 274554 0 0
T4 34247 34153 0 0
T5 1121 1044 0 0
T6 114834 114666 0 0
T10 60759 60631 0 0
T15 5068 4973 0 0
T16 206092 206008 0 0
T17 52740 52663 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 382426979 0 0
T1 137144 137056 0 0
T2 898683 898600 0 0
T3 274612 274554 0 0
T4 34247 34153 0 0
T5 1121 1044 0 0
T6 114834 114666 0 0
T10 60759 60631 0 0
T15 5068 4973 0 0
T16 206092 206008 0 0
T17 52740 52663 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 382426979 0 0
T1 137144 137056 0 0
T2 898683 898600 0 0
T3 274612 274554 0 0
T4 34247 34153 0 0
T5 1121 1044 0 0
T6 114834 114666 0 0
T10 60759 60631 0 0
T15 5068 4973 0 0
T16 206092 206008 0 0
T17 52740 52663 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1275 1275 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T10 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 383421466 2198282 0 0
DepthKnown_A 383421466 382426979 0 0
RvalidKnown_A 383421466 382426979 0 0
WreadyKnown_A 383421466 382426979 0 0
gen_passthru_fifo.paramCheckPass 1275 1275 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 2198282 0 0
T1 137144 788 0 0
T2 898683 8009 0 0
T3 274612 5496 0 0
T4 34247 0 0 0
T5 1121 16 0 0
T6 114834 0 0 0
T10 60759 0 0 0
T15 5068 47 0 0
T16 206092 6687 0 0
T17 52740 0 0 0
T18 0 2920 0 0
T36 0 6099 0 0
T51 0 1704 0 0
T52 0 44 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 382426979 0 0
T1 137144 137056 0 0
T2 898683 898600 0 0
T3 274612 274554 0 0
T4 34247 34153 0 0
T5 1121 1044 0 0
T6 114834 114666 0 0
T10 60759 60631 0 0
T15 5068 4973 0 0
T16 206092 206008 0 0
T17 52740 52663 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 382426979 0 0
T1 137144 137056 0 0
T2 898683 898600 0 0
T3 274612 274554 0 0
T4 34247 34153 0 0
T5 1121 1044 0 0
T6 114834 114666 0 0
T10 60759 60631 0 0
T15 5068 4973 0 0
T16 206092 206008 0 0
T17 52740 52663 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 382426979 0 0
T1 137144 137056 0 0
T2 898683 898600 0 0
T3 274612 274554 0 0
T4 34247 34153 0 0
T5 1121 1044 0 0
T6 114834 114666 0 0
T10 60759 60631 0 0
T15 5068 4973 0 0
T16 206092 206008 0 0
T17 52740 52663 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1275 1275 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T10 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 383421466 2512731 0 0
DepthKnown_A 383421466 382426979 0 0
RvalidKnown_A 383421466 382426979 0 0
WreadyKnown_A 383421466 382426979 0 0
gen_passthru_fifo.paramCheckPass 1275 1275 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 2512731 0 0
T1 137144 76 0 0
T2 898683 8009 0 0
T3 274612 5496 0 0
T4 34247 0 0 0
T5 1121 16 0 0
T6 114834 0 0 0
T10 60759 0 0 0
T15 5068 47 0 0
T16 206092 6687 0 0
T17 52740 0 0 0
T18 0 2920 0 0
T36 0 6099 0 0
T51 0 1704 0 0
T52 0 44 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 382426979 0 0
T1 137144 137056 0 0
T2 898683 898600 0 0
T3 274612 274554 0 0
T4 34247 34153 0 0
T5 1121 1044 0 0
T6 114834 114666 0 0
T10 60759 60631 0 0
T15 5068 4973 0 0
T16 206092 206008 0 0
T17 52740 52663 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 382426979 0 0
T1 137144 137056 0 0
T2 898683 898600 0 0
T3 274612 274554 0 0
T4 34247 34153 0 0
T5 1121 1044 0 0
T6 114834 114666 0 0
T10 60759 60631 0 0
T15 5068 4973 0 0
T16 206092 206008 0 0
T17 52740 52663 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 383421466 382426979 0 0
T1 137144 137056 0 0
T2 898683 898600 0 0
T3 274612 274554 0 0
T4 34247 34153 0 0
T5 1121 1044 0 0
T6 114834 114666 0 0
T10 60759 60631 0 0
T15 5068 4973 0 0
T16 206092 206008 0 0
T17 52740 52663 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1275 1275 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T10 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%