dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413041799 4141914 0 0
DepthKnown_A 413041799 412141827 0 0
RvalidKnown_A 413041799 412141827 0 0
WreadyKnown_A 413041799 412141827 0 0
gen_passthru_fifo.paramCheckPass 1278 1278 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 4141914 0 0
T3 1363 146 0 0
T4 202061 59 0 0
T5 895099 15600 0 0
T6 2844 67 0 0
T7 38913 11081 0 0
T11 125676 10240 0 0
T16 2124 79 0 0
T17 99108 14016 0 0
T27 356086 34021 0 0
T28 312641 20914 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 412141827 0 0
T1 33357 33276 0 0
T2 3193 2539 0 0
T3 1363 1275 0 0
T4 202061 201994 0 0
T5 895099 894971 0 0
T6 2844 2685 0 0
T7 38913 38848 0 0
T11 125676 125673 0 0
T16 2124 1998 0 0
T17 99108 98975 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 412141827 0 0
T1 33357 33276 0 0
T2 3193 2539 0 0
T3 1363 1275 0 0
T4 202061 201994 0 0
T5 895099 894971 0 0
T6 2844 2685 0 0
T7 38913 38848 0 0
T11 125676 125673 0 0
T16 2124 1998 0 0
T17 99108 98975 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 412141827 0 0
T1 33357 33276 0 0
T2 3193 2539 0 0
T3 1363 1275 0 0
T4 202061 201994 0 0
T5 895099 894971 0 0
T6 2844 2685 0 0
T7 38913 38848 0 0
T11 125676 125673 0 0
T16 2124 1998 0 0
T17 99108 98975 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1278 1278 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413041799 4300238 0 0
DepthKnown_A 413041799 412141827 0 0
RvalidKnown_A 413041799 412141827 0 0
WreadyKnown_A 413041799 412141827 0 0
gen_passthru_fifo.paramCheckPass 1278 1278 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 4300238 0 0
T3 1363 146 0 0
T4 202061 32 0 0
T5 895099 15600 0 0
T6 2844 67 0 0
T7 38913 3929 0 0
T11 125676 10240 0 0
T16 2124 79 0 0
T17 99108 14016 0 0
T27 356086 8908 0 0
T28 312641 8827 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 412141827 0 0
T1 33357 33276 0 0
T2 3193 2539 0 0
T3 1363 1275 0 0
T4 202061 201994 0 0
T5 895099 894971 0 0
T6 2844 2685 0 0
T7 38913 38848 0 0
T11 125676 125673 0 0
T16 2124 1998 0 0
T17 99108 98975 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 412141827 0 0
T1 33357 33276 0 0
T2 3193 2539 0 0
T3 1363 1275 0 0
T4 202061 201994 0 0
T5 895099 894971 0 0
T6 2844 2685 0 0
T7 38913 38848 0 0
T11 125676 125673 0 0
T16 2124 1998 0 0
T17 99108 98975 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 412141827 0 0
T1 33357 33276 0 0
T2 3193 2539 0 0
T3 1363 1275 0 0
T4 202061 201994 0 0
T5 895099 894971 0 0
T6 2844 2685 0 0
T7 38913 38848 0 0
T11 125676 125673 0 0
T16 2124 1998 0 0
T17 99108 98975 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1278 1278 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413041799 30038909 0 0
DepthKnown_A 413041799 412141827 0 0
RvalidKnown_A 413041799 412141827 0 0
WreadyKnown_A 413041799 412141827 0 0
gen_passthru_fifo.paramCheckPass 1278 1278 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 30038909 0 0
T1 33357 14774 0 0
T2 3193 157 0 0
T3 1363 371 0 0
T4 202061 99812 0 0
T5 895099 14638 0 0
T6 2844 380 0 0
T7 38913 10816 0 0
T11 125676 165285 0 0
T16 2124 677 0 0
T17 99108 19467 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 412141827 0 0
T1 33357 33276 0 0
T2 3193 2539 0 0
T3 1363 1275 0 0
T4 202061 201994 0 0
T5 895099 894971 0 0
T6 2844 2685 0 0
T7 38913 38848 0 0
T11 125676 125673 0 0
T16 2124 1998 0 0
T17 99108 98975 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 412141827 0 0
T1 33357 33276 0 0
T2 3193 2539 0 0
T3 1363 1275 0 0
T4 202061 201994 0 0
T5 895099 894971 0 0
T6 2844 2685 0 0
T7 38913 38848 0 0
T11 125676 125673 0 0
T16 2124 1998 0 0
T17 99108 98975 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 412141827 0 0
T1 33357 33276 0 0
T2 3193 2539 0 0
T3 1363 1275 0 0
T4 202061 201994 0 0
T5 895099 894971 0 0
T6 2844 2685 0 0
T7 38913 38848 0 0
T11 125676 125673 0 0
T16 2124 1998 0 0
T17 99108 98975 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1278 1278 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413041799 35429124 0 0
DepthKnown_A 413041799 412141827 0 0
RvalidKnown_A 413041799 412141827 0 0
WreadyKnown_A 413041799 412141827 0 0
gen_passthru_fifo.paramCheckPass 1278 1278 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 35429124 0 0
T1 33357 14774 0 0
T2 3193 157 0 0
T3 1363 371 0 0
T4 202061 99812 0 0
T5 895099 14638 0 0
T6 2844 380 0 0
T7 38913 10816 0 0
T11 125676 165285 0 0
T16 2124 677 0 0
T17 99108 19467 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 412141827 0 0
T1 33357 33276 0 0
T2 3193 2539 0 0
T3 1363 1275 0 0
T4 202061 201994 0 0
T5 895099 894971 0 0
T6 2844 2685 0 0
T7 38913 38848 0 0
T11 125676 125673 0 0
T16 2124 1998 0 0
T17 99108 98975 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 412141827 0 0
T1 33357 33276 0 0
T2 3193 2539 0 0
T3 1363 1275 0 0
T4 202061 201994 0 0
T5 895099 894971 0 0
T6 2844 2685 0 0
T7 38913 38848 0 0
T11 125676 125673 0 0
T16 2124 1998 0 0
T17 99108 98975 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413041799 412141827 0 0
T1 33357 33276 0 0
T2 3193 2539 0 0
T3 1363 1275 0 0
T4 202061 201994 0 0
T5 895099 894971 0 0
T6 2844 2685 0 0
T7 38913 38848 0 0
T11 125676 125673 0 0
T16 2124 1998 0 0
T17 99108 98975 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1278 1278 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%