Line Coverage for Module : 
flash_phy_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 48 | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
| ALWAYS | 76 | 6 | 6 | 100.00 | 
| ALWAYS | 90 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
| ALWAYS | 116 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 61 | 
1 | 
1 | 
| 62 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
| 77 | 
1 | 
1 | 
| 79 | 
1 | 
1 | 
| 80 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 82 | 
1 | 
1 | 
| 83 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 90 | 
1 | 
1 | 
| 91 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
| 116 | 
 | 
unreachable | 
| 117 | 
 | 
unreachable | 
| 118 | 
 | 
unreachable | 
Cond Coverage for Module : 
flash_phy_rd_buf_dep
 | Total | Covered | Percent | 
| Conditions | 22 | 19 | 86.36 | 
| Logical | 22 | 19 | 86.36 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
             --1-   ----2----   -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T5 | 
 LINE       66
 EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
             --1-   ----2----   ----------3---------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T3,T5 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T5 | 
 LINE       71
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T3,T5 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
                 ----1---    ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T3,T5,T6 | 
| 1 | 1 | Covered | T1,T3,T5 | 
 LINE       72
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T3,T5 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
                 ------1------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T5,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T3,T5 | 
Branch Coverage for Module : 
flash_phy_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
13 | 
13 | 
100.00 | 
| TERNARY | 
71 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
72 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
| IF | 
54 | 
2 | 
2 | 
100.00 | 
| IF | 
76 | 
5 | 
5 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T3,T5 | 
	LineNo.	Expression
-1-:	72	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T3,T5 | 
	LineNo.	Expression
-1-:	51	if (wr_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	54	if (rd_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	76	if ((!rst_ni))
-2-:	79	if (fin_cnt_incr)
-3-:	82	if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
886898464 | 
7356057 | 
0 | 
0 | 
| T1 | 
212544 | 
512 | 
0 | 
0 | 
| T2 | 
808 | 
0 | 
0 | 
0 | 
| T3 | 
273604 | 
212 | 
0 | 
0 | 
| T4 | 
4356 | 
0 | 
0 | 
0 | 
| T5 | 
3512 | 
10 | 
0 | 
0 | 
| T6 | 
209806 | 
30901 | 
0 | 
0 | 
| T7 | 
0 | 
34797 | 
0 | 
0 | 
| T11 | 
1368 | 
0 | 
0 | 
0 | 
| T16 | 
4420 | 
0 | 
0 | 
0 | 
| T17 | 
1622316 | 
3776 | 
0 | 
0 | 
| T18 | 
308300 | 
4269 | 
0 | 
0 | 
| T19 | 
7348 | 
32 | 
0 | 
0 | 
| T21 | 
0 | 
1156 | 
0 | 
0 | 
| T22 | 
0 | 
659 | 
0 | 
0 | 
| T34 | 
0 | 
16196 | 
0 | 
0 | 
| T39 | 
0 | 
20249 | 
0 | 
0 | 
| T41 | 
0 | 
14 | 
0 | 
0 | 
| T48 | 
1456 | 
0 | 
0 | 
0 | 
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
886898464 | 
885272104 | 
0 | 
0 | 
| T1 | 
425088 | 
424946 | 
0 | 
0 | 
| T2 | 
1616 | 
1460 | 
0 | 
0 | 
| T3 | 
273604 | 
273444 | 
0 | 
0 | 
| T4 | 
4356 | 
4040 | 
0 | 
0 | 
| T5 | 
3512 | 
3336 | 
0 | 
0 | 
| T6 | 
209806 | 
209580 | 
0 | 
0 | 
| T16 | 
4420 | 
4262 | 
0 | 
0 | 
| T17 | 
1622316 | 
1622126 | 
0 | 
0 | 
| T18 | 
308300 | 
308282 | 
0 | 
0 | 
| T19 | 
7348 | 
7076 | 
0 | 
0 | 
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
886898464 | 
7356066 | 
0 | 
0 | 
| T1 | 
212544 | 
512 | 
0 | 
0 | 
| T2 | 
808 | 
0 | 
0 | 
0 | 
| T3 | 
273604 | 
212 | 
0 | 
0 | 
| T4 | 
4356 | 
0 | 
0 | 
0 | 
| T5 | 
3512 | 
10 | 
0 | 
0 | 
| T6 | 
209806 | 
30901 | 
0 | 
0 | 
| T7 | 
0 | 
34797 | 
0 | 
0 | 
| T11 | 
1368 | 
0 | 
0 | 
0 | 
| T16 | 
4420 | 
0 | 
0 | 
0 | 
| T17 | 
1622316 | 
3776 | 
0 | 
0 | 
| T18 | 
308300 | 
4269 | 
0 | 
0 | 
| T19 | 
7348 | 
32 | 
0 | 
0 | 
| T21 | 
0 | 
1156 | 
0 | 
0 | 
| T22 | 
0 | 
659 | 
0 | 
0 | 
| T34 | 
0 | 
16196 | 
0 | 
0 | 
| T39 | 
0 | 
20249 | 
0 | 
0 | 
| T41 | 
0 | 
14 | 
0 | 
0 | 
| T48 | 
1456 | 
0 | 
0 | 
0 | 
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
886898467 | 
17018781 | 
0 | 
0 | 
| T1 | 
212544 | 
544 | 
0 | 
0 | 
| T2 | 
808 | 
32 | 
0 | 
0 | 
| T3 | 
273604 | 
244 | 
0 | 
0 | 
| T4 | 
4356 | 
64 | 
0 | 
0 | 
| T5 | 
3512 | 
42 | 
0 | 
0 | 
| T6 | 
209806 | 
30965 | 
0 | 
0 | 
| T7 | 
0 | 
15513 | 
0 | 
0 | 
| T11 | 
1368 | 
0 | 
0 | 
0 | 
| T16 | 
4420 | 
32 | 
0 | 
0 | 
| T17 | 
1622316 | 
3808 | 
0 | 
0 | 
| T18 | 
308300 | 
4301 | 
0 | 
0 | 
| T19 | 
7348 | 
96 | 
0 | 
0 | 
| T21 | 
0 | 
1156 | 
0 | 
0 | 
| T22 | 
0 | 
330 | 
0 | 
0 | 
| T34 | 
0 | 
16196 | 
0 | 
0 | 
| T39 | 
0 | 
11013 | 
0 | 
0 | 
| T48 | 
1456 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 48 | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
| ALWAYS | 76 | 6 | 6 | 100.00 | 
| ALWAYS | 90 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
| ALWAYS | 116 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 61 | 
1 | 
1 | 
| 62 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
| 77 | 
1 | 
1 | 
| 79 | 
1 | 
1 | 
| 80 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 82 | 
1 | 
1 | 
| 83 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 90 | 
1 | 
1 | 
| 91 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
| 116 | 
 | 
unreachable | 
| 117 | 
 | 
unreachable | 
| 118 | 
 | 
unreachable | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
 | Total | Covered | Percent | 
| Conditions | 22 | 19 | 86.36 | 
| Logical | 22 | 19 | 86.36 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
             --1-   ----2----   -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T5 | 
 LINE       66
 EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
             --1-   ----2----   ----------3---------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T3,T5 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T3,T5 | 
 LINE       71
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T3,T5 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
                 ----1---    ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T3,T5,T22 | 
| 1 | 1 | Covered | T1,T3,T5 | 
 LINE       72
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T3,T5 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
                 ------1------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T5,T22 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T3,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
13 | 
13 | 
100.00 | 
| TERNARY | 
71 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
72 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
| IF | 
54 | 
2 | 
2 | 
100.00 | 
| IF | 
76 | 
5 | 
5 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T3,T5 | 
	LineNo.	Expression
-1-:	72	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T3,T5 | 
	LineNo.	Expression
-1-:	51	if (wr_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	54	if (rd_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	76	if ((!rst_ni))
-2-:	79	if (fin_cnt_incr)
-3-:	82	if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449232 | 
4541457 | 
0 | 
0 | 
| T1 | 
212544 | 
512 | 
0 | 
0 | 
| T2 | 
808 | 
0 | 
0 | 
0 | 
| T3 | 
136802 | 
120 | 
0 | 
0 | 
| T4 | 
2178 | 
0 | 
0 | 
0 | 
| T5 | 
1756 | 
10 | 
0 | 
0 | 
| T6 | 
104903 | 
16442 | 
0 | 
0 | 
| T7 | 
0 | 
19284 | 
0 | 
0 | 
| T16 | 
2210 | 
0 | 
0 | 
0 | 
| T17 | 
811158 | 
2121 | 
0 | 
0 | 
| T18 | 
154150 | 
2133 | 
0 | 
0 | 
| T19 | 
3674 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
329 | 
0 | 
0 | 
| T39 | 
0 | 
9236 | 
0 | 
0 | 
| T41 | 
0 | 
14 | 
0 | 
0 | 
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449232 | 
442636052 | 
0 | 
0 | 
| T1 | 
212544 | 
212473 | 
0 | 
0 | 
| T2 | 
808 | 
730 | 
0 | 
0 | 
| T3 | 
136802 | 
136722 | 
0 | 
0 | 
| T4 | 
2178 | 
2020 | 
0 | 
0 | 
| T5 | 
1756 | 
1668 | 
0 | 
0 | 
| T6 | 
104903 | 
104790 | 
0 | 
0 | 
| T16 | 
2210 | 
2131 | 
0 | 
0 | 
| T17 | 
811158 | 
811063 | 
0 | 
0 | 
| T18 | 
154150 | 
154141 | 
0 | 
0 | 
| T19 | 
3674 | 
3538 | 
0 | 
0 | 
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449232 | 
4541463 | 
0 | 
0 | 
| T1 | 
212544 | 
512 | 
0 | 
0 | 
| T2 | 
808 | 
0 | 
0 | 
0 | 
| T3 | 
136802 | 
120 | 
0 | 
0 | 
| T4 | 
2178 | 
0 | 
0 | 
0 | 
| T5 | 
1756 | 
10 | 
0 | 
0 | 
| T6 | 
104903 | 
16442 | 
0 | 
0 | 
| T7 | 
0 | 
19284 | 
0 | 
0 | 
| T16 | 
2210 | 
0 | 
0 | 
0 | 
| T17 | 
811158 | 
2121 | 
0 | 
0 | 
| T18 | 
154150 | 
2133 | 
0 | 
0 | 
| T19 | 
3674 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
329 | 
0 | 
0 | 
| T39 | 
0 | 
9236 | 
0 | 
0 | 
| T41 | 
0 | 
14 | 
0 | 
0 | 
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449234 | 
9693547 | 
0 | 
0 | 
| T1 | 
212544 | 
544 | 
0 | 
0 | 
| T2 | 
808 | 
32 | 
0 | 
0 | 
| T3 | 
136802 | 
152 | 
0 | 
0 | 
| T4 | 
2178 | 
64 | 
0 | 
0 | 
| T5 | 
1756 | 
42 | 
0 | 
0 | 
| T6 | 
104903 | 
16506 | 
0 | 
0 | 
| T16 | 
2210 | 
32 | 
0 | 
0 | 
| T17 | 
811158 | 
2153 | 
0 | 
0 | 
| T18 | 
154150 | 
2165 | 
0 | 
0 | 
| T19 | 
3674 | 
64 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 48 | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
| ALWAYS | 76 | 6 | 6 | 100.00 | 
| ALWAYS | 90 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
| ALWAYS | 116 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 61 | 
1 | 
1 | 
| 62 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
| 77 | 
1 | 
1 | 
| 79 | 
1 | 
1 | 
| 80 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 82 | 
1 | 
1 | 
| 83 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 90 | 
1 | 
1 | 
| 91 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
| 116 | 
 | 
unreachable | 
| 117 | 
 | 
unreachable | 
| 118 | 
 | 
unreachable | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
 | Total | Covered | Percent | 
| Conditions | 22 | 19 | 86.36 | 
| Logical | 22 | 19 | 86.36 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
             --1-   ----2----   -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T92,T59,T70 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T3,T17,T6 | 
 LINE       66
 EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
             --1-   ----2----   ----------3---------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T3,T17,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T3,T17,T6 | 
 LINE       71
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T3,T17,T6 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
                 ----1---    ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T3,T6,T22 | 
| 1 | 1 | Covered | T3,T17,T6 | 
 LINE       72
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T3,T17,T6 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
                 ------1------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T6,T22 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T17,T6 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
13 | 
13 | 
100.00 | 
| TERNARY | 
71 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
72 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
| IF | 
54 | 
2 | 
2 | 
100.00 | 
| IF | 
76 | 
5 | 
5 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T3,T17,T6 | 
	LineNo.	Expression
-1-:	72	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T3,T17,T6 | 
	LineNo.	Expression
-1-:	51	if (wr_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T3,T17,T6 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	54	if (rd_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T3,T17,T6 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	76	if ((!rst_ni))
-2-:	79	if (fin_cnt_incr)
-3-:	82	if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T3,T17,T6 | 
| 0 | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
1 | 
Covered | 
T3,T17,T6 | 
| 0 | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449232 | 
2814600 | 
0 | 
0 | 
| T3 | 
136802 | 
92 | 
0 | 
0 | 
| T4 | 
2178 | 
0 | 
0 | 
0 | 
| T5 | 
1756 | 
0 | 
0 | 
0 | 
| T6 | 
104903 | 
14459 | 
0 | 
0 | 
| T7 | 
0 | 
15513 | 
0 | 
0 | 
| T11 | 
1368 | 
0 | 
0 | 
0 | 
| T16 | 
2210 | 
0 | 
0 | 
0 | 
| T17 | 
811158 | 
1655 | 
0 | 
0 | 
| T18 | 
154150 | 
2136 | 
0 | 
0 | 
| T19 | 
3674 | 
32 | 
0 | 
0 | 
| T21 | 
0 | 
1156 | 
0 | 
0 | 
| T22 | 
0 | 
330 | 
0 | 
0 | 
| T34 | 
0 | 
16196 | 
0 | 
0 | 
| T39 | 
0 | 
11013 | 
0 | 
0 | 
| T48 | 
1456 | 
0 | 
0 | 
0 | 
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449232 | 
442636052 | 
0 | 
0 | 
| T1 | 
212544 | 
212473 | 
0 | 
0 | 
| T2 | 
808 | 
730 | 
0 | 
0 | 
| T3 | 
136802 | 
136722 | 
0 | 
0 | 
| T4 | 
2178 | 
2020 | 
0 | 
0 | 
| T5 | 
1756 | 
1668 | 
0 | 
0 | 
| T6 | 
104903 | 
104790 | 
0 | 
0 | 
| T16 | 
2210 | 
2131 | 
0 | 
0 | 
| T17 | 
811158 | 
811063 | 
0 | 
0 | 
| T18 | 
154150 | 
154141 | 
0 | 
0 | 
| T19 | 
3674 | 
3538 | 
0 | 
0 | 
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449232 | 
2814603 | 
0 | 
0 | 
| T3 | 
136802 | 
92 | 
0 | 
0 | 
| T4 | 
2178 | 
0 | 
0 | 
0 | 
| T5 | 
1756 | 
0 | 
0 | 
0 | 
| T6 | 
104903 | 
14459 | 
0 | 
0 | 
| T7 | 
0 | 
15513 | 
0 | 
0 | 
| T11 | 
1368 | 
0 | 
0 | 
0 | 
| T16 | 
2210 | 
0 | 
0 | 
0 | 
| T17 | 
811158 | 
1655 | 
0 | 
0 | 
| T18 | 
154150 | 
2136 | 
0 | 
0 | 
| T19 | 
3674 | 
32 | 
0 | 
0 | 
| T21 | 
0 | 
1156 | 
0 | 
0 | 
| T22 | 
0 | 
330 | 
0 | 
0 | 
| T34 | 
0 | 
16196 | 
0 | 
0 | 
| T39 | 
0 | 
11013 | 
0 | 
0 | 
| T48 | 
1456 | 
0 | 
0 | 
0 | 
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449233 | 
7325234 | 
0 | 
0 | 
| T3 | 
136802 | 
92 | 
0 | 
0 | 
| T4 | 
2178 | 
0 | 
0 | 
0 | 
| T5 | 
1756 | 
0 | 
0 | 
0 | 
| T6 | 
104903 | 
14459 | 
0 | 
0 | 
| T7 | 
0 | 
15513 | 
0 | 
0 | 
| T11 | 
1368 | 
0 | 
0 | 
0 | 
| T16 | 
2210 | 
0 | 
0 | 
0 | 
| T17 | 
811158 | 
1655 | 
0 | 
0 | 
| T18 | 
154150 | 
2136 | 
0 | 
0 | 
| T19 | 
3674 | 
32 | 
0 | 
0 | 
| T21 | 
0 | 
1156 | 
0 | 
0 | 
| T22 | 
0 | 
330 | 
0 | 
0 | 
| T34 | 
0 | 
16196 | 
0 | 
0 | 
| T39 | 
0 | 
11013 | 
0 | 
0 | 
| T48 | 
1456 | 
0 | 
0 | 
0 |