Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T41,T59,T79 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T17,T18 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T41,T59,T79 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T17,T18 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5748195 |
0 |
0 |
T1 |
850176 |
256 |
0 |
0 |
T2 |
3232 |
0 |
0 |
0 |
T3 |
1094416 |
115 |
0 |
0 |
T4 |
17424 |
0 |
0 |
0 |
T5 |
14048 |
5 |
0 |
0 |
T6 |
839224 |
24066 |
0 |
0 |
T7 |
0 |
26404 |
0 |
0 |
T11 |
5472 |
0 |
0 |
0 |
T16 |
17680 |
0 |
0 |
0 |
T17 |
6489264 |
1901 |
0 |
0 |
T18 |
1233200 |
2145 |
0 |
0 |
T19 |
29392 |
23 |
0 |
0 |
T21 |
0 |
585 |
0 |
0 |
T22 |
0 |
357 |
0 |
0 |
T34 |
0 |
12585 |
0 |
0 |
T39 |
0 |
19073 |
0 |
0 |
T41 |
0 |
8 |
0 |
0 |
T48 |
5824 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5748186 |
0 |
0 |
T1 |
850176 |
256 |
0 |
0 |
T2 |
3232 |
0 |
0 |
0 |
T3 |
1094416 |
115 |
0 |
0 |
T4 |
17424 |
0 |
0 |
0 |
T5 |
14048 |
5 |
0 |
0 |
T6 |
839224 |
24066 |
0 |
0 |
T7 |
0 |
26404 |
0 |
0 |
T11 |
5472 |
0 |
0 |
0 |
T16 |
17680 |
0 |
0 |
0 |
T17 |
6489264 |
1901 |
0 |
0 |
T18 |
1233200 |
2145 |
0 |
0 |
T19 |
29392 |
23 |
0 |
0 |
T21 |
0 |
585 |
0 |
0 |
T22 |
0 |
357 |
0 |
0 |
T34 |
0 |
12585 |
0 |
0 |
T39 |
0 |
19073 |
0 |
0 |
T41 |
0 |
8 |
0 |
0 |
T48 |
5824 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T41,T59,T80 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T17,T18,T46 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T41,T59,T80 |
0 |
0 |
1 |
- |
- |
Covered |
T17,T18,T46 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
826608 |
0 |
0 |
T1 |
212544 |
64 |
0 |
0 |
T2 |
808 |
0 |
0 |
0 |
T3 |
136802 |
16 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
2 |
0 |
0 |
T6 |
104903 |
3159 |
0 |
0 |
T7 |
0 |
3523 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
267 |
0 |
0 |
T18 |
154150 |
268 |
0 |
0 |
T19 |
3674 |
0 |
0 |
0 |
T22 |
0 |
45 |
0 |
0 |
T39 |
0 |
2185 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
826607 |
0 |
0 |
T1 |
212544 |
64 |
0 |
0 |
T2 |
808 |
0 |
0 |
0 |
T3 |
136802 |
16 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
2 |
0 |
0 |
T6 |
104903 |
3159 |
0 |
0 |
T7 |
0 |
3523 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
267 |
0 |
0 |
T18 |
154150 |
268 |
0 |
0 |
T19 |
3674 |
0 |
0 |
0 |
T22 |
0 |
45 |
0 |
0 |
T39 |
0 |
2185 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T41,T59,T80 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T17,T18,T46 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T41,T59,T80 |
0 |
0 |
1 |
- |
- |
Covered |
T17,T18,T46 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
826219 |
0 |
0 |
T1 |
212544 |
64 |
0 |
0 |
T2 |
808 |
0 |
0 |
0 |
T3 |
136802 |
15 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
1 |
0 |
0 |
T6 |
104903 |
3161 |
0 |
0 |
T7 |
0 |
3529 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
267 |
0 |
0 |
T18 |
154150 |
268 |
0 |
0 |
T19 |
3674 |
0 |
0 |
0 |
T22 |
0 |
45 |
0 |
0 |
T39 |
0 |
2179 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
826216 |
0 |
0 |
T1 |
212544 |
64 |
0 |
0 |
T2 |
808 |
0 |
0 |
0 |
T3 |
136802 |
15 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
1 |
0 |
0 |
T6 |
104903 |
3161 |
0 |
0 |
T7 |
0 |
3529 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
267 |
0 |
0 |
T18 |
154150 |
268 |
0 |
0 |
T19 |
3674 |
0 |
0 |
0 |
T22 |
0 |
45 |
0 |
0 |
T39 |
0 |
2179 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T41,T59,T80 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T17,T18,T46 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T41,T59,T80 |
0 |
0 |
1 |
- |
- |
Covered |
T17,T18,T46 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
826178 |
0 |
0 |
T1 |
212544 |
64 |
0 |
0 |
T2 |
808 |
0 |
0 |
0 |
T3 |
136802 |
16 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
1 |
0 |
0 |
T6 |
104903 |
3157 |
0 |
0 |
T7 |
0 |
3530 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
266 |
0 |
0 |
T18 |
154150 |
268 |
0 |
0 |
T19 |
3674 |
0 |
0 |
0 |
T22 |
0 |
45 |
0 |
0 |
T39 |
0 |
2181 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
826177 |
0 |
0 |
T1 |
212544 |
64 |
0 |
0 |
T2 |
808 |
0 |
0 |
0 |
T3 |
136802 |
16 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
1 |
0 |
0 |
T6 |
104903 |
3157 |
0 |
0 |
T7 |
0 |
3530 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
266 |
0 |
0 |
T18 |
154150 |
268 |
0 |
0 |
T19 |
3674 |
0 |
0 |
0 |
T22 |
0 |
45 |
0 |
0 |
T39 |
0 |
2181 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T41,T59,T80 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T17,T18,T46 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T41,T59,T80 |
0 |
0 |
1 |
- |
- |
Covered |
T17,T18,T46 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T3,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
825814 |
0 |
0 |
T1 |
212544 |
64 |
0 |
0 |
T2 |
808 |
0 |
0 |
0 |
T3 |
136802 |
17 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
1 |
0 |
0 |
T6 |
104903 |
3162 |
0 |
0 |
T7 |
0 |
3517 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
266 |
0 |
0 |
T18 |
154150 |
267 |
0 |
0 |
T19 |
3674 |
0 |
0 |
0 |
T22 |
0 |
45 |
0 |
0 |
T39 |
0 |
2180 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
825813 |
0 |
0 |
T1 |
212544 |
64 |
0 |
0 |
T2 |
808 |
0 |
0 |
0 |
T3 |
136802 |
17 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
1 |
0 |
0 |
T6 |
104903 |
3162 |
0 |
0 |
T7 |
0 |
3517 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
266 |
0 |
0 |
T18 |
154150 |
267 |
0 |
0 |
T19 |
3674 |
0 |
0 |
0 |
T22 |
0 |
45 |
0 |
0 |
T39 |
0 |
2180 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T17,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T59,T79,T80 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T17,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T17,T18 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T17,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T17,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T59,T79,T80 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T17,T18 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T17,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T17,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
611340 |
0 |
0 |
T3 |
136802 |
14 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
0 |
0 |
0 |
T6 |
104903 |
2858 |
0 |
0 |
T7 |
0 |
3079 |
0 |
0 |
T11 |
1368 |
0 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
209 |
0 |
0 |
T18 |
154150 |
269 |
0 |
0 |
T19 |
3674 |
6 |
0 |
0 |
T21 |
0 |
147 |
0 |
0 |
T22 |
0 |
45 |
0 |
0 |
T34 |
0 |
3152 |
0 |
0 |
T39 |
0 |
2590 |
0 |
0 |
T48 |
1456 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
611339 |
0 |
0 |
T3 |
136802 |
14 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
0 |
0 |
0 |
T6 |
104903 |
2858 |
0 |
0 |
T7 |
0 |
3079 |
0 |
0 |
T11 |
1368 |
0 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
209 |
0 |
0 |
T18 |
154150 |
269 |
0 |
0 |
T19 |
3674 |
6 |
0 |
0 |
T21 |
0 |
147 |
0 |
0 |
T22 |
0 |
45 |
0 |
0 |
T34 |
0 |
3152 |
0 |
0 |
T39 |
0 |
2590 |
0 |
0 |
T48 |
1456 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T17,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T59,T79,T80 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T17,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T17,T18 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T17,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T17,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T59,T79,T80 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T17,T18 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T17,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T17,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
610946 |
0 |
0 |
T3 |
136802 |
13 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
0 |
0 |
0 |
T6 |
104903 |
2858 |
0 |
0 |
T7 |
0 |
3068 |
0 |
0 |
T11 |
1368 |
0 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
209 |
0 |
0 |
T18 |
154150 |
269 |
0 |
0 |
T19 |
3674 |
6 |
0 |
0 |
T21 |
0 |
146 |
0 |
0 |
T22 |
0 |
44 |
0 |
0 |
T34 |
0 |
3152 |
0 |
0 |
T39 |
0 |
2586 |
0 |
0 |
T48 |
1456 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
610944 |
0 |
0 |
T3 |
136802 |
13 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
0 |
0 |
0 |
T6 |
104903 |
2858 |
0 |
0 |
T7 |
0 |
3068 |
0 |
0 |
T11 |
1368 |
0 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
209 |
0 |
0 |
T18 |
154150 |
269 |
0 |
0 |
T19 |
3674 |
6 |
0 |
0 |
T21 |
0 |
146 |
0 |
0 |
T22 |
0 |
44 |
0 |
0 |
T34 |
0 |
3152 |
0 |
0 |
T39 |
0 |
2586 |
0 |
0 |
T48 |
1456 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T17,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T59,T80,T60 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T17,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T17,T18 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T17,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T17,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T59,T80,T60 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T17,T18 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T17,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T17,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
610905 |
0 |
0 |
T3 |
136802 |
12 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
0 |
0 |
0 |
T6 |
104903 |
2851 |
0 |
0 |
T7 |
0 |
3076 |
0 |
0 |
T11 |
1368 |
0 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
209 |
0 |
0 |
T18 |
154150 |
268 |
0 |
0 |
T19 |
3674 |
6 |
0 |
0 |
T21 |
0 |
146 |
0 |
0 |
T22 |
0 |
44 |
0 |
0 |
T34 |
0 |
3141 |
0 |
0 |
T39 |
0 |
2585 |
0 |
0 |
T48 |
1456 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
610905 |
0 |
0 |
T3 |
136802 |
12 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
0 |
0 |
0 |
T6 |
104903 |
2851 |
0 |
0 |
T7 |
0 |
3076 |
0 |
0 |
T11 |
1368 |
0 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
209 |
0 |
0 |
T18 |
154150 |
268 |
0 |
0 |
T19 |
3674 |
6 |
0 |
0 |
T21 |
0 |
146 |
0 |
0 |
T22 |
0 |
44 |
0 |
0 |
T34 |
0 |
3141 |
0 |
0 |
T39 |
0 |
2585 |
0 |
0 |
T48 |
1456 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T17,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T59,T80,T60 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T17,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T17,T18 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T17,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T17,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T59,T80,T60 |
0 |
0 |
1 |
- |
- |
Covered |
T3,T17,T18 |
0 |
0 |
0 |
1 |
- |
Covered |
T3,T17,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T3,T17,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
610185 |
0 |
0 |
T3 |
136802 |
12 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
0 |
0 |
0 |
T6 |
104903 |
2860 |
0 |
0 |
T7 |
0 |
3082 |
0 |
0 |
T11 |
1368 |
0 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
208 |
0 |
0 |
T18 |
154150 |
268 |
0 |
0 |
T19 |
3674 |
5 |
0 |
0 |
T21 |
0 |
146 |
0 |
0 |
T22 |
0 |
44 |
0 |
0 |
T34 |
0 |
3140 |
0 |
0 |
T39 |
0 |
2587 |
0 |
0 |
T48 |
1456 |
0 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
443449232 |
610185 |
0 |
0 |
T3 |
136802 |
12 |
0 |
0 |
T4 |
2178 |
0 |
0 |
0 |
T5 |
1756 |
0 |
0 |
0 |
T6 |
104903 |
2860 |
0 |
0 |
T7 |
0 |
3082 |
0 |
0 |
T11 |
1368 |
0 |
0 |
0 |
T16 |
2210 |
0 |
0 |
0 |
T17 |
811158 |
208 |
0 |
0 |
T18 |
154150 |
268 |
0 |
0 |
T19 |
3674 |
5 |
0 |
0 |
T21 |
0 |
146 |
0 |
0 |
T22 |
0 |
44 |
0 |
0 |
T34 |
0 |
3140 |
0 |
0 |
T39 |
0 |
2587 |
0 |
0 |
T48 |
1456 |
0 |
0 |
0 |