Line Coverage for Module : 
prim_mubi4_sender
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Module : 
prim_mubi4_sender
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_mubi4_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
2147483647 | 
2147483647 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
2550528 | 
2549676 | 
0 | 
0 | 
| T2 | 
9696 | 
8760 | 
0 | 
0 | 
| T3 | 
1641624 | 
1640664 | 
0 | 
0 | 
| T4 | 
26136 | 
24240 | 
0 | 
0 | 
| T5 | 
21072 | 
20016 | 
0 | 
0 | 
| T6 | 
1258836 | 
1257480 | 
0 | 
0 | 
| T16 | 
26520 | 
25572 | 
0 | 
0 | 
| T17 | 
9733896 | 
9732756 | 
0 | 
0 | 
| T18 | 
1849800 | 
1849692 | 
0 | 
0 | 
| T19 | 
44088 | 
42456 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[0].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[0].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[0].u_info_cfg.u_creator_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
443449253 | 
442636073 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449253 | 
442636073 | 
0 | 
0 | 
| T1 | 
212544 | 
212473 | 
0 | 
0 | 
| T2 | 
808 | 
730 | 
0 | 
0 | 
| T3 | 
136802 | 
136722 | 
0 | 
0 | 
| T4 | 
2178 | 
2020 | 
0 | 
0 | 
| T5 | 
1756 | 
1668 | 
0 | 
0 | 
| T6 | 
104903 | 
104790 | 
0 | 
0 | 
| T16 | 
2210 | 
2131 | 
0 | 
0 | 
| T17 | 
811158 | 
811063 | 
0 | 
0 | 
| T18 | 
154150 | 
154141 | 
0 | 
0 | 
| T19 | 
3674 | 
3538 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[0].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[0].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[0].u_info_cfg.u_owner_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
443449253 | 
442636073 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449253 | 
442636073 | 
0 | 
0 | 
| T1 | 
212544 | 
212473 | 
0 | 
0 | 
| T2 | 
808 | 
730 | 
0 | 
0 | 
| T3 | 
136802 | 
136722 | 
0 | 
0 | 
| T4 | 
2178 | 
2020 | 
0 | 
0 | 
| T5 | 
1756 | 
1668 | 
0 | 
0 | 
| T6 | 
104903 | 
104790 | 
0 | 
0 | 
| T16 | 
2210 | 
2131 | 
0 | 
0 | 
| T17 | 
811158 | 
811063 | 
0 | 
0 | 
| T18 | 
154150 | 
154141 | 
0 | 
0 | 
| T19 | 
3674 | 
3538 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[1].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[1].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[1].u_info_cfg.u_creator_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
443449253 | 
442636073 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449253 | 
442636073 | 
0 | 
0 | 
| T1 | 
212544 | 
212473 | 
0 | 
0 | 
| T2 | 
808 | 
730 | 
0 | 
0 | 
| T3 | 
136802 | 
136722 | 
0 | 
0 | 
| T4 | 
2178 | 
2020 | 
0 | 
0 | 
| T5 | 
1756 | 
1668 | 
0 | 
0 | 
| T6 | 
104903 | 
104790 | 
0 | 
0 | 
| T16 | 
2210 | 
2131 | 
0 | 
0 | 
| T17 | 
811158 | 
811063 | 
0 | 
0 | 
| T18 | 
154150 | 
154141 | 
0 | 
0 | 
| T19 | 
3674 | 
3538 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[1].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[1].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[1].u_info_cfg.u_owner_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
443449253 | 
442636073 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449253 | 
442636073 | 
0 | 
0 | 
| T1 | 
212544 | 
212473 | 
0 | 
0 | 
| T2 | 
808 | 
730 | 
0 | 
0 | 
| T3 | 
136802 | 
136722 | 
0 | 
0 | 
| T4 | 
2178 | 
2020 | 
0 | 
0 | 
| T5 | 
1756 | 
1668 | 
0 | 
0 | 
| T6 | 
104903 | 
104790 | 
0 | 
0 | 
| T16 | 
2210 | 
2131 | 
0 | 
0 | 
| T17 | 
811158 | 
811063 | 
0 | 
0 | 
| T18 | 
154150 | 
154141 | 
0 | 
0 | 
| T19 | 
3674 | 
3538 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[2].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[2].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[2].u_info_cfg.u_creator_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
443449253 | 
442636073 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449253 | 
442636073 | 
0 | 
0 | 
| T1 | 
212544 | 
212473 | 
0 | 
0 | 
| T2 | 
808 | 
730 | 
0 | 
0 | 
| T3 | 
136802 | 
136722 | 
0 | 
0 | 
| T4 | 
2178 | 
2020 | 
0 | 
0 | 
| T5 | 
1756 | 
1668 | 
0 | 
0 | 
| T6 | 
104903 | 
104790 | 
0 | 
0 | 
| T16 | 
2210 | 
2131 | 
0 | 
0 | 
| T17 | 
811158 | 
811063 | 
0 | 
0 | 
| T18 | 
154150 | 
154141 | 
0 | 
0 | 
| T19 | 
3674 | 
3538 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[2].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[2].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[0].gen_info_priv_type[2].u_info_cfg.u_owner_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
443449253 | 
442636073 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449253 | 
442636073 | 
0 | 
0 | 
| T1 | 
212544 | 
212473 | 
0 | 
0 | 
| T2 | 
808 | 
730 | 
0 | 
0 | 
| T3 | 
136802 | 
136722 | 
0 | 
0 | 
| T4 | 
2178 | 
2020 | 
0 | 
0 | 
| T5 | 
1756 | 
1668 | 
0 | 
0 | 
| T6 | 
104903 | 
104790 | 
0 | 
0 | 
| T16 | 
2210 | 
2131 | 
0 | 
0 | 
| T17 | 
811158 | 
811063 | 
0 | 
0 | 
| T18 | 
154150 | 
154141 | 
0 | 
0 | 
| T19 | 
3674 | 
3538 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[0].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[0].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[0].u_info_cfg.u_creator_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
443449253 | 
442636073 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449253 | 
442636073 | 
0 | 
0 | 
| T1 | 
212544 | 
212473 | 
0 | 
0 | 
| T2 | 
808 | 
730 | 
0 | 
0 | 
| T3 | 
136802 | 
136722 | 
0 | 
0 | 
| T4 | 
2178 | 
2020 | 
0 | 
0 | 
| T5 | 
1756 | 
1668 | 
0 | 
0 | 
| T6 | 
104903 | 
104790 | 
0 | 
0 | 
| T16 | 
2210 | 
2131 | 
0 | 
0 | 
| T17 | 
811158 | 
811063 | 
0 | 
0 | 
| T18 | 
154150 | 
154141 | 
0 | 
0 | 
| T19 | 
3674 | 
3538 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[0].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[0].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[0].u_info_cfg.u_owner_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
443449253 | 
442636073 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449253 | 
442636073 | 
0 | 
0 | 
| T1 | 
212544 | 
212473 | 
0 | 
0 | 
| T2 | 
808 | 
730 | 
0 | 
0 | 
| T3 | 
136802 | 
136722 | 
0 | 
0 | 
| T4 | 
2178 | 
2020 | 
0 | 
0 | 
| T5 | 
1756 | 
1668 | 
0 | 
0 | 
| T6 | 
104903 | 
104790 | 
0 | 
0 | 
| T16 | 
2210 | 
2131 | 
0 | 
0 | 
| T17 | 
811158 | 
811063 | 
0 | 
0 | 
| T18 | 
154150 | 
154141 | 
0 | 
0 | 
| T19 | 
3674 | 
3538 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[1].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[1].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[1].u_info_cfg.u_creator_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
443449253 | 
442636073 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449253 | 
442636073 | 
0 | 
0 | 
| T1 | 
212544 | 
212473 | 
0 | 
0 | 
| T2 | 
808 | 
730 | 
0 | 
0 | 
| T3 | 
136802 | 
136722 | 
0 | 
0 | 
| T4 | 
2178 | 
2020 | 
0 | 
0 | 
| T5 | 
1756 | 
1668 | 
0 | 
0 | 
| T6 | 
104903 | 
104790 | 
0 | 
0 | 
| T16 | 
2210 | 
2131 | 
0 | 
0 | 
| T17 | 
811158 | 
811063 | 
0 | 
0 | 
| T18 | 
154150 | 
154141 | 
0 | 
0 | 
| T19 | 
3674 | 
3538 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[1].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[1].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[1].u_info_cfg.u_owner_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
443449253 | 
442636073 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449253 | 
442636073 | 
0 | 
0 | 
| T1 | 
212544 | 
212473 | 
0 | 
0 | 
| T2 | 
808 | 
730 | 
0 | 
0 | 
| T3 | 
136802 | 
136722 | 
0 | 
0 | 
| T4 | 
2178 | 
2020 | 
0 | 
0 | 
| T5 | 
1756 | 
1668 | 
0 | 
0 | 
| T6 | 
104903 | 
104790 | 
0 | 
0 | 
| T16 | 
2210 | 
2131 | 
0 | 
0 | 
| T17 | 
811158 | 
811063 | 
0 | 
0 | 
| T18 | 
154150 | 
154141 | 
0 | 
0 | 
| T19 | 
3674 | 
3538 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[2].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[2].u_info_cfg.u_creator_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[2].u_info_cfg.u_creator_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
443449253 | 
442636073 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449253 | 
442636073 | 
0 | 
0 | 
| T1 | 
212544 | 
212473 | 
0 | 
0 | 
| T2 | 
808 | 
730 | 
0 | 
0 | 
| T3 | 
136802 | 
136722 | 
0 | 
0 | 
| T4 | 
2178 | 
2020 | 
0 | 
0 | 
| T5 | 
1756 | 
1668 | 
0 | 
0 | 
| T6 | 
104903 | 
104790 | 
0 | 
0 | 
| T16 | 
2210 | 
2131 | 
0 | 
0 | 
| T17 | 
811158 | 
811063 | 
0 | 
0 | 
| T18 | 
154150 | 
154141 | 
0 | 
0 | 
| T19 | 
3674 | 
3538 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[2].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[2].u_info_cfg.u_owner_mubi
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_region_cfg.gen_info_priv_bank[1].gen_info_priv_type[2].u_info_cfg.u_owner_mubi
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
443449253 | 
442636073 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
443449253 | 
442636073 | 
0 | 
0 | 
| T1 | 
212544 | 
212473 | 
0 | 
0 | 
| T2 | 
808 | 
730 | 
0 | 
0 | 
| T3 | 
136802 | 
136722 | 
0 | 
0 | 
| T4 | 
2178 | 
2020 | 
0 | 
0 | 
| T5 | 
1756 | 
1668 | 
0 | 
0 | 
| T6 | 
104903 | 
104790 | 
0 | 
0 | 
| T16 | 
2210 | 
2131 | 
0 | 
0 | 
| T17 | 
811158 | 
811063 | 
0 | 
0 | 
| T18 | 
154150 | 
154141 | 
0 | 
0 | 
| T19 | 
3674 | 
3538 | 
0 | 
0 |