dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 445986925 36027309 0 0
DepthKnown_A 445986925 445090866 0 0
RvalidKnown_A 445986925 445090866 0 0
WreadyKnown_A 445986925 445090866 0 0
gen_passthru_fifo.paramCheckPass 1277 1277 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 36027309 0 0
T1 212544 22147 0 0
T2 808 242 0 0
T3 136802 67862 0 0
T4 2178 424 0 0
T5 1756 17 0 0
T6 104903 25437 0 0
T16 2210 132 0 0
T17 811158 405112 0 0
T18 154150 769998 0 0
T19 3674 933 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 445090866 0 0
T1 212544 212473 0 0
T2 808 730 0 0
T3 136802 136722 0 0
T4 2178 2020 0 0
T5 1756 1668 0 0
T6 104903 104790 0 0
T16 2210 2131 0 0
T17 811158 811063 0 0
T18 154150 154141 0 0
T19 3674 3538 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 445090866 0 0
T1 212544 212473 0 0
T2 808 730 0 0
T3 136802 136722 0 0
T4 2178 2020 0 0
T5 1756 1668 0 0
T6 104903 104790 0 0
T16 2210 2131 0 0
T17 811158 811063 0 0
T18 154150 154141 0 0
T19 3674 3538 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 445090866 0 0
T1 212544 212473 0 0
T2 808 730 0 0
T3 136802 136722 0 0
T4 2178 2020 0 0
T5 1756 1668 0 0
T6 104903 104790 0 0
T16 2210 2131 0 0
T17 811158 811063 0 0
T18 154150 154141 0 0
T19 3674 3538 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1277 1277 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 445986925 44683036 0 0
DepthKnown_A 445986925 445090866 0 0
RvalidKnown_A 445986925 445090866 0 0
WreadyKnown_A 445986925 445090866 0 0
gen_passthru_fifo.paramCheckPass 1277 1277 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 44683036 0 0
T1 212544 88527 0 0
T2 808 242 0 0
T3 136802 67221 0 0
T4 2178 424 0 0
T5 1756 84 0 0
T6 104903 25437 0 0
T16 2210 132 0 0
T17 811158 405112 0 0
T18 154150 769998 0 0
T19 3674 933 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 445090866 0 0
T1 212544 212473 0 0
T2 808 730 0 0
T3 136802 136722 0 0
T4 2178 2020 0 0
T5 1756 1668 0 0
T6 104903 104790 0 0
T16 2210 2131 0 0
T17 811158 811063 0 0
T18 154150 154141 0 0
T19 3674 3538 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 445090866 0 0
T1 212544 212473 0 0
T2 808 730 0 0
T3 136802 136722 0 0
T4 2178 2020 0 0
T5 1756 1668 0 0
T6 104903 104790 0 0
T16 2210 2131 0 0
T17 811158 811063 0 0
T18 154150 154141 0 0
T19 3674 3538 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 445090866 0 0
T1 212544 212473 0 0
T2 808 730 0 0
T3 136802 136722 0 0
T4 2178 2020 0 0
T5 1756 1668 0 0
T6 104903 104790 0 0
T16 2210 2131 0 0
T17 811158 811063 0 0
T18 154150 154141 0 0
T19 3674 3538 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1277 1277 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 445986925 2416422 0 0
DepthKnown_A 445986925 445090866 0 0
RvalidKnown_A 445986925 445090866 0 0
WreadyKnown_A 445986925 445090866 0 0
gen_passthru_fifo.paramCheckPass 1277 1277 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 2416422 0 0
T1 212544 8572 0 0
T2 808 0 0 0
T3 136802 656 0 0
T4 2178 71 0 0
T5 1756 0 0 0
T6 104903 0 0 0
T11 0 204 0 0
T16 2210 0 0 0
T17 811158 8113 0 0
T18 154150 5916 0 0
T19 3674 41 0 0
T20 0 16 0 0
T46 0 1536 0 0
T49 0 1312 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 445090866 0 0
T1 212544 212473 0 0
T2 808 730 0 0
T3 136802 136722 0 0
T4 2178 2020 0 0
T5 1756 1668 0 0
T6 104903 104790 0 0
T16 2210 2131 0 0
T17 811158 811063 0 0
T18 154150 154141 0 0
T19 3674 3538 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 445090866 0 0
T1 212544 212473 0 0
T2 808 730 0 0
T3 136802 136722 0 0
T4 2178 2020 0 0
T5 1756 1668 0 0
T6 104903 104790 0 0
T16 2210 2131 0 0
T17 811158 811063 0 0
T18 154150 154141 0 0
T19 3674 3538 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 445090866 0 0
T1 212544 212473 0 0
T2 808 730 0 0
T3 136802 136722 0 0
T4 2178 2020 0 0
T5 1756 1668 0 0
T6 104903 104790 0 0
T16 2210 2131 0 0
T17 811158 811063 0 0
T18 154150 154141 0 0
T19 3674 3538 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1277 1277 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 445986925 3628221 0 0
DepthKnown_A 445986925 445090866 0 0
RvalidKnown_A 445986925 445090866 0 0
WreadyKnown_A 445986925 445090866 0 0
gen_passthru_fifo.paramCheckPass 1277 1277 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 3628221 0 0
T1 212544 27646 0 0
T2 808 0 0 0
T3 136802 81 0 0
T4 2178 71 0 0
T5 1756 0 0 0
T6 104903 0 0 0
T11 0 36 0 0
T16 2210 0 0 0
T17 811158 8113 0 0
T18 154150 5916 0 0
T19 3674 41 0 0
T20 0 16 0 0
T46 0 1536 0 0
T49 0 1312 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 445090866 0 0
T1 212544 212473 0 0
T2 808 730 0 0
T3 136802 136722 0 0
T4 2178 2020 0 0
T5 1756 1668 0 0
T6 104903 104790 0 0
T16 2210 2131 0 0
T17 811158 811063 0 0
T18 154150 154141 0 0
T19 3674 3538 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 445090866 0 0
T1 212544 212473 0 0
T2 808 730 0 0
T3 136802 136722 0 0
T4 2178 2020 0 0
T5 1756 1668 0 0
T6 104903 104790 0 0
T16 2210 2131 0 0
T17 811158 811063 0 0
T18 154150 154141 0 0
T19 3674 3538 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 445986925 445090866 0 0
T1 212544 212473 0 0
T2 808 730 0 0
T3 136802 136722 0 0
T4 2178 2020 0 0
T5 1756 1668 0 0
T6 104903 104790 0 0
T16 2210 2131 0 0
T17 811158 811063 0 0
T18 154150 154141 0 0
T19 3674 3538 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1277 1277 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%