Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| ALWAYS | 70 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 | 
| ALWAYS | 165 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 84 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
| 86 | 
1 | 
1 | 
| 87 | 
1 | 
1 | 
| 88 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 93 | 
1 | 
1 | 
| 98 | 
1 | 
1 | 
| 99 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 145 | 
1 | 
1 | 
| 146 | 
1 | 
1 | 
| 162 | 
1 | 
1 | 
| 165 | 
1 | 
1 | 
| 166 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 175 | 
1 | 
1 | 
| 176 | 
1 | 
1 | 
| 180 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
 | Total | Covered | Percent | 
| Conditions | 26 | 21 | 80.77 | 
| Logical | 26 | 21 | 80.77 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (2'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T39,T124 | 
 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests | 
| 0 | Covered | T4,T8,T32 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
| -1- | Status | Tests | 
| 0 | Covered | T4,T8,T32 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T4,T8,T32 | 
 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T33,T60,T46 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T4,T8,T32 | 
 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T39,T124 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T4,T8,T32 | 
 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T39,T124 | 
 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
| 0 | Covered | T4,T8,T32 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
10 | 
100.00 | 
| TERNARY | 
88 | 
3 | 
3 | 
100.00 | 
| TERNARY | 
180 | 
2 | 
2 | 
100.00 | 
| IF | 
70 | 
3 | 
3 | 
100.00 | 
| IF | 
157 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	88	(gen_normal_fifo.full) ? 
-2-:	88	((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ? 
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T39,T124 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T4,T8,T32 | 
	LineNo.	Expression
-1-:	180	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T4,T8,T32 | 
	LineNo.	Expression
-1-:	70	if ((!rst_ni))
-2-:	72	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	157	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T4,T8,T32 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
407335554 | 
10620172 | 
0 | 
0 | 
| T4 | 
2314 | 
7 | 
0 | 
0 | 
| T5 | 
3467 | 
0 | 
0 | 
0 | 
| T6 | 
65482 | 
0 | 
0 | 
0 | 
| T7 | 
590 | 
0 | 
0 | 
0 | 
| T8 | 
568 | 
9 | 
0 | 
0 | 
| T9 | 
0 | 
22397 | 
0 | 
0 | 
| T20 | 
1694 | 
0 | 
0 | 
0 | 
| T21 | 
1339 | 
0 | 
0 | 
0 | 
| T22 | 
208604 | 
600 | 
0 | 
0 | 
| T23 | 
0 | 
162 | 
0 | 
0 | 
| T32 | 
29518 | 
161 | 
0 | 
0 | 
| T33 | 
0 | 
152 | 
0 | 
0 | 
| T48 | 
1158 | 
0 | 
0 | 
0 | 
| T49 | 
0 | 
9 | 
0 | 
0 | 
| T57 | 
0 | 
183 | 
0 | 
0 | 
| T60 | 
0 | 
41 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
407335554 | 
406474500 | 
0 | 
0 | 
| T1 | 
1071 | 
979 | 
0 | 
0 | 
| T2 | 
1125 | 
870 | 
0 | 
0 | 
| T3 | 
1269 | 
1040 | 
0 | 
0 | 
| T4 | 
2314 | 
2246 | 
0 | 
0 | 
| T5 | 
3467 | 
3316 | 
0 | 
0 | 
| T6 | 
65482 | 
65426 | 
0 | 
0 | 
| T7 | 
590 | 
511 | 
0 | 
0 | 
| T8 | 
568 | 
480 | 
0 | 
0 | 
| T20 | 
1694 | 
1534 | 
0 | 
0 | 
| T21 | 
1339 | 
1249 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
407335554 | 
406474500 | 
0 | 
0 | 
| T1 | 
1071 | 
979 | 
0 | 
0 | 
| T2 | 
1125 | 
870 | 
0 | 
0 | 
| T3 | 
1269 | 
1040 | 
0 | 
0 | 
| T4 | 
2314 | 
2246 | 
0 | 
0 | 
| T5 | 
3467 | 
3316 | 
0 | 
0 | 
| T6 | 
65482 | 
65426 | 
0 | 
0 | 
| T7 | 
590 | 
511 | 
0 | 
0 | 
| T8 | 
568 | 
480 | 
0 | 
0 | 
| T20 | 
1694 | 
1534 | 
0 | 
0 | 
| T21 | 
1339 | 
1249 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
407335554 | 
406474500 | 
0 | 
0 | 
| T1 | 
1071 | 
979 | 
0 | 
0 | 
| T2 | 
1125 | 
870 | 
0 | 
0 | 
| T3 | 
1269 | 
1040 | 
0 | 
0 | 
| T4 | 
2314 | 
2246 | 
0 | 
0 | 
| T5 | 
3467 | 
3316 | 
0 | 
0 | 
| T6 | 
65482 | 
65426 | 
0 | 
0 | 
| T7 | 
590 | 
511 | 
0 | 
0 | 
| T8 | 
568 | 
480 | 
0 | 
0 | 
| T20 | 
1694 | 
1534 | 
0 | 
0 | 
| T21 | 
1339 | 
1249 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
407335554 | 
10620172 | 
0 | 
0 | 
| T4 | 
2314 | 
7 | 
0 | 
0 | 
| T5 | 
3467 | 
0 | 
0 | 
0 | 
| T6 | 
65482 | 
0 | 
0 | 
0 | 
| T7 | 
590 | 
0 | 
0 | 
0 | 
| T8 | 
568 | 
9 | 
0 | 
0 | 
| T9 | 
0 | 
22397 | 
0 | 
0 | 
| T20 | 
1694 | 
0 | 
0 | 
0 | 
| T21 | 
1339 | 
0 | 
0 | 
0 | 
| T22 | 
208604 | 
600 | 
0 | 
0 | 
| T23 | 
0 | 
162 | 
0 | 
0 | 
| T32 | 
29518 | 
161 | 
0 | 
0 | 
| T33 | 
0 | 
152 | 
0 | 
0 | 
| T48 | 
1158 | 
0 | 
0 | 
0 | 
| T49 | 
0 | 
9 | 
0 | 
0 | 
| T57 | 
0 | 
183 | 
0 | 
0 | 
| T60 | 
0 | 
41 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| ALWAYS | 70 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 | 
| ALWAYS | 165 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 73 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 84 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
| 86 | 
1 | 
1 | 
| 87 | 
1 | 
1 | 
| 88 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 93 | 
1 | 
1 | 
| 98 | 
1 | 
1 | 
| 99 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 145 | 
1 | 
1 | 
| 146 | 
1 | 
1 | 
| 162 | 
1 | 
1 | 
| 165 | 
1 | 
1 | 
| 166 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 175 | 
1 | 
1 | 
| 176 | 
1 | 
1 | 
| 180 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
 | Total | Covered | Percent | 
| Conditions | 26 | 22 | 84.62 | 
| Logical | 26 | 22 | 84.62 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (2'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T125,T80,T126 | 
 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests | 
| 0 | Covered | T8,T33,T60 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
| -1- | Status | Tests | 
| 0 | Covered | T8,T33,T60 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T8,T33,T60 | 
 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T4,T8,T32 | 
| 1 | 0 | 1 | Covered | T8,T33,T60 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T8,T33,T60 | 
 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T125,T80,T126 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T8,T33,T60 | 
 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T125,T80,T126 | 
 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
| 0 | Covered | T8,T33,T60 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
10 | 
100.00 | 
| TERNARY | 
88 | 
3 | 
3 | 
100.00 | 
| TERNARY | 
180 | 
2 | 
2 | 
100.00 | 
| IF | 
70 | 
3 | 
3 | 
100.00 | 
| IF | 
157 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	88	(gen_normal_fifo.full) ? 
-2-:	88	((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ? 
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T125,T80,T126 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T8,T33,T60 | 
	LineNo.	Expression
-1-:	180	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T8,T33,T60 | 
	LineNo.	Expression
-1-:	70	if ((!rst_ni))
-2-:	72	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	157	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T8,T33,T60 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
407519527 | 
9173703 | 
0 | 
0 | 
| T8 | 
568 | 
54 | 
0 | 
0 | 
| T13 | 
1182 | 
0 | 
0 | 
0 | 
| T14 | 
3825 | 
0 | 
0 | 
0 | 
| T22 | 
208604 | 
0 | 
0 | 
0 | 
| T23 | 
27729 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
24 | 
0 | 
0 | 
| T25 | 
0 | 
524288 | 
0 | 
0 | 
| T32 | 
29518 | 
0 | 
0 | 
0 | 
| T33 | 
12304 | 
152 | 
0 | 
0 | 
| T45 | 
0 | 
986 | 
0 | 
0 | 
| T46 | 
0 | 
92 | 
0 | 
0 | 
| T47 | 
0 | 
56 | 
0 | 
0 | 
| T48 | 
1158 | 
0 | 
0 | 
0 | 
| T49 | 
2920 | 
0 | 
0 | 
0 | 
| T60 | 
0 | 
30 | 
0 | 
0 | 
| T104 | 
1048 | 
0 | 
0 | 
0 | 
| T130 | 
0 | 
50 | 
0 | 
0 | 
| T131 | 
0 | 
50 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
407519527 | 
406658473 | 
0 | 
0 | 
| T1 | 
1071 | 
979 | 
0 | 
0 | 
| T2 | 
1125 | 
870 | 
0 | 
0 | 
| T3 | 
1269 | 
1040 | 
0 | 
0 | 
| T4 | 
2314 | 
2246 | 
0 | 
0 | 
| T5 | 
3467 | 
3316 | 
0 | 
0 | 
| T6 | 
65482 | 
65426 | 
0 | 
0 | 
| T7 | 
590 | 
511 | 
0 | 
0 | 
| T8 | 
568 | 
480 | 
0 | 
0 | 
| T20 | 
1694 | 
1534 | 
0 | 
0 | 
| T21 | 
1339 | 
1249 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
407519527 | 
406658473 | 
0 | 
0 | 
| T1 | 
1071 | 
979 | 
0 | 
0 | 
| T2 | 
1125 | 
870 | 
0 | 
0 | 
| T3 | 
1269 | 
1040 | 
0 | 
0 | 
| T4 | 
2314 | 
2246 | 
0 | 
0 | 
| T5 | 
3467 | 
3316 | 
0 | 
0 | 
| T6 | 
65482 | 
65426 | 
0 | 
0 | 
| T7 | 
590 | 
511 | 
0 | 
0 | 
| T8 | 
568 | 
480 | 
0 | 
0 | 
| T20 | 
1694 | 
1534 | 
0 | 
0 | 
| T21 | 
1339 | 
1249 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
407519527 | 
406658473 | 
0 | 
0 | 
| T1 | 
1071 | 
979 | 
0 | 
0 | 
| T2 | 
1125 | 
870 | 
0 | 
0 | 
| T3 | 
1269 | 
1040 | 
0 | 
0 | 
| T4 | 
2314 | 
2246 | 
0 | 
0 | 
| T5 | 
3467 | 
3316 | 
0 | 
0 | 
| T6 | 
65482 | 
65426 | 
0 | 
0 | 
| T7 | 
590 | 
511 | 
0 | 
0 | 
| T8 | 
568 | 
480 | 
0 | 
0 | 
| T20 | 
1694 | 
1534 | 
0 | 
0 | 
| T21 | 
1339 | 
1249 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
407519527 | 
9173703 | 
0 | 
0 | 
| T8 | 
568 | 
54 | 
0 | 
0 | 
| T13 | 
1182 | 
0 | 
0 | 
0 | 
| T14 | 
3825 | 
0 | 
0 | 
0 | 
| T22 | 
208604 | 
0 | 
0 | 
0 | 
| T23 | 
27729 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
24 | 
0 | 
0 | 
| T25 | 
0 | 
524288 | 
0 | 
0 | 
| T32 | 
29518 | 
0 | 
0 | 
0 | 
| T33 | 
12304 | 
152 | 
0 | 
0 | 
| T45 | 
0 | 
986 | 
0 | 
0 | 
| T46 | 
0 | 
92 | 
0 | 
0 | 
| T47 | 
0 | 
56 | 
0 | 
0 | 
| T48 | 
1158 | 
0 | 
0 | 
0 | 
| T49 | 
2920 | 
0 | 
0 | 
0 | 
| T60 | 
0 | 
30 | 
0 | 
0 | 
| T104 | 
1048 | 
0 | 
0 | 
0 | 
| T130 | 
0 | 
50 | 
0 | 
0 | 
| T131 | 
0 | 
50 | 
0 | 
0 |