dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.12 78.57 38.46 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
65.86 86.11 54.84 62.50 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.54 93.44 65.77 69.23 85.71 u_to_prog_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 71.04 90.91 66.67 55.56


Module Instance : tb.dut.u_to_prog_fifo.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
71.27 92.31 47.06 85.71 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
69.33 91.43 57.14 68.75 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.54 93.44 65.77 69.23 85.71 u_to_prog_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 71.04 90.91 66.67 55.56


Module Instance : tb.dut.u_prog_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.83 100.00 83.33 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.73 100.00 90.91 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.34 97.12 92.80 98.44 100.00 98.33 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_to_rd_fifo.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.49 95.38 77.39 85.19 100.00 u_to_rd_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.49 95.38 77.39 85.19 100.00 u_to_rd_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_to_rd_fifo.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.83 100.00 83.33 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.30 100.00 91.49 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.49 95.38 77.39 85.19 100.00 u_to_rd_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_sw_rd_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.79 100.00 79.17 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.67 95.12 88.64 90.91 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.34 97.12 92.80 98.44 100.00 98.33 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 92.40 92.59 100.00 84.62


Module Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.53 100.00 86.11 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.88 98.46 84.48 92.59 100.00 u_tl_adapter_eflash


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.53 100.00 86.11 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.88 98.46 84.48 92.59 100.00 u_tl_adapter_eflash


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00

Go back
Module Instances:
tb.dut.u_to_prog_fifo.u_sramreqfifo
tb.dut.u_to_prog_fifo.u_rspfifo
tb.dut.u_prog_fifo
tb.dut.u_to_rd_fifo.u_reqfifo
tb.dut.u_to_rd_fifo.u_sramreqfifo
tb.dut.u_to_rd_fifo.u_rspfifo
tb.dut.u_sw_rd_fifo
tb.dut.u_tl_adapter_eflash.u_reqfifo
tb.dut.u_tl_adapter_eflash.u_sramreqfifo
Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL141178.57
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10100
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 unreachable
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
TotalCoveredPercent
Conditions13538.46
Logical13538.46
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Unreachable
101Not Covered
110Unreachable
111Unreachable

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413288616 0 0 0
DepthKnown_A 413288616 412434372 0 0
RvalidKnown_A 413288616 412434372 0 0
WreadyKnown_A 413288616 412434372 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 413288616 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 0 0 0

Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
Line No.TotalCoveredPercent
TOTAL131292.31
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10000
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS11111100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 unreachable
101 1 1
108 0 1
111 1 1
112 unreachable
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
TotalCoveredPercent
Conditions17847.06
Logical17847.06
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Unreachable
110Unreachable
111Unreachable

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Unreachable

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Unreachable
10CoveredT1,T2,T3
11Unreachable

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Unreachable
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
Line No.TotalCoveredPercent
Branches 7 6 85.71
TERNARY 130 1 1 100.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 1 1 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Unreachable
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Unreachable
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413288616 0 0 0
DepthKnown_A 413288616 412434372 0 0
RvalidKnown_A 413288616 412434372 0 0
WreadyKnown_A 413288616 412434372 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 413288616 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 0 0 0

Line Coverage for Instance : tb.dut.u_prog_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_prog_fifo
TotalCoveredPercent
Conditions242083.33
Logical242083.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT20,T21,T31
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T4
110Not Covered
111CoveredT1,T2,T4

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T4
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_prog_fifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_prog_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413288616 190100882 0 0
DepthKnown_A 413288616 412434372 0 0
RvalidKnown_A 413288616 412434372 0 0
WreadyKnown_A 413288616 412434372 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 413288616 190100882 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 190100882 0 0
T1 817101 57579 0 0
T2 9543 6597 0 0
T3 3637 0 0 0
T4 519257 19160 0 0
T5 629 0 0 0
T6 792567 0 0 0
T8 0 247880 0 0
T12 1242 0 0 0
T13 1154 0 0 0
T17 12568 0 0 0
T18 4113 0 0 0
T20 0 1225 0 0
T21 0 19104 0 0
T25 0 407687 0 0
T31 0 42535 0 0
T54 0 336 0 0
T75 0 240194 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 190100882 0 0
T1 817101 57579 0 0
T2 9543 6597 0 0
T3 3637 0 0 0
T4 519257 19160 0 0
T5 629 0 0 0
T6 792567 0 0 0
T8 0 247880 0 0
T12 1242 0 0 0
T13 1154 0 0 0
T17 12568 0 0 0
T18 4113 0 0 0
T20 0 1225 0 0
T21 0 19104 0 0
T25 0 407687 0 0
T31 0 42535 0 0
T54 0 336 0 0
T75 0 240194 0 0

Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T17,T21
110Not Covered
111CoveredT1,T2,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413288616 4940175 0 0
DepthKnown_A 413288616 412434372 0 0
RvalidKnown_A 413288616 412434372 0 0
WreadyKnown_A 413288616 412434372 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 413288616 4940175 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 4940175 0 0
T1 817101 6988 0 0
T2 9543 213 0 0
T3 3637 0 0 0
T4 519257 1078 0 0
T5 629 3 0 0
T6 792567 11696 0 0
T7 0 18640 0 0
T8 0 7899 0 0
T12 1242 0 0 0
T13 1154 0 0 0
T17 12568 246 0 0
T18 4113 0 0 0
T21 0 5120 0 0
T31 0 25295 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 4940175 0 0
T1 817101 6988 0 0
T2 9543 213 0 0
T3 3637 0 0 0
T4 519257 1078 0 0
T5 629 3 0 0
T6 792567 11696 0 0
T7 0 18640 0 0
T8 0 7899 0 0
T12 1242 0 0 0
T13 1154 0 0 0
T17 12568 246 0 0
T18 4113 0 0 0
T21 0 5120 0 0
T31 0 25295 0 0

Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413288616 3301291 0 0
DepthKnown_A 413288616 412434372 0 0
RvalidKnown_A 413288616 412434372 0 0
WreadyKnown_A 413288616 412434372 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 413288616 3301291 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 3301291 0 0
T1 817101 6988 0 0
T2 9543 213 0 0
T3 3637 0 0 0
T4 519257 1078 0 0
T5 629 3 0 0
T6 792567 11696 0 0
T7 0 18640 0 0
T8 0 7899 0 0
T12 1242 0 0 0
T13 1154 0 0 0
T17 12568 246 0 0
T18 4113 0 0 0
T21 0 5120 0 0
T31 0 5632 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 3301291 0 0
T1 817101 6988 0 0
T2 9543 213 0 0
T3 3637 0 0 0
T4 519257 1078 0 0
T5 629 3 0 0
T6 792567 11696 0 0
T7 0 18640 0 0
T8 0 7899 0 0
T12 1242 0 0 0
T13 1154 0 0 0
T17 12568 246 0 0
T18 4113 0 0 0
T21 0 5120 0 0
T31 0 5632 0 0

Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
TotalCoveredPercent
Conditions242083.33
Logical242083.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT31,T44,T45
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT67
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T17,T21
110Not Covered
111CoveredT1,T2,T4

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT67
10CoveredT1,T2,T3
11CoveredT1,T2,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT31,T44,T45
10CoveredT1,T2,T4
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413121015 4932413 0 0
DepthKnown_A 413288616 412434372 0 0
RvalidKnown_A 413288616 412434372 0 0
WreadyKnown_A 413288616 412434372 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 413288616 4941803 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413121015 4932413 0 0
T1 817101 6988 0 0
T2 9543 213 0 0
T3 3637 0 0 0
T4 519257 1078 0 0
T5 629 3 0 0
T6 792567 11696 0 0
T7 0 18640 0 0
T8 0 7899 0 0
T12 1242 0 0 0
T13 1154 0 0 0
T17 12568 246 0 0
T18 4113 0 0 0
T21 0 5120 0 0
T31 0 25295 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 4941803 0 0
T1 817101 6988 0 0
T2 9543 213 0 0
T3 3637 0 0 0
T4 519257 1078 0 0
T5 629 3 0 0
T6 792567 11696 0 0
T7 0 18640 0 0
T8 0 7899 0 0
T12 1242 0 0 0
T13 1154 0 0 0
T17 12568 246 0 0
T18 4113 0 0 0
T21 0 5120 0 0
T31 0 25295 0 0

Line Coverage for Instance : tb.dut.u_sw_rd_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_sw_rd_fifo
TotalCoveredPercent
Conditions241979.17
Logical241979.17
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T21,T31
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T4
110Not Covered
111CoveredT1,T2,T4

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T4
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_sw_rd_fifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sw_rd_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413288616 51782361 0 0
DepthKnown_A 413288616 412434372 0 0
RvalidKnown_A 413288616 412434372 0 0
WreadyKnown_A 413288616 412434372 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 413288616 51782361 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 51782361 0 0
T1 817101 97447 0 0
T2 9543 911 0 0
T3 3637 0 0 0
T4 519257 14982 0 0
T5 629 14 0 0
T6 792567 382063 0 0
T7 0 94822 0 0
T8 0 32294 0 0
T12 1242 0 0 0
T13 1154 0 0 0
T17 12568 1045 0 0
T18 4113 0 0 0
T21 0 20491 0 0
T31 0 117729 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 51782361 0 0
T1 817101 97447 0 0
T2 9543 911 0 0
T3 3637 0 0 0
T4 519257 14982 0 0
T5 629 14 0 0
T6 792567 382063 0 0
T7 0 94822 0 0
T8 0 32294 0 0
T12 1242 0 0 0
T13 1154 0 0 0
T17 12568 1045 0 0
T18 4113 0 0 0
T21 0 20491 0 0
T31 0 117729 0 0

Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT6,T7,T8
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T6,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T6,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T6,T17
110Not Covered
111CoveredT2,T6,T17

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T6,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T6,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T6,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413288616 36535544 0 0
DepthKnown_A 413288616 412434372 0 0
RvalidKnown_A 413288616 412434372 0 0
WreadyKnown_A 413288616 412434372 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 413288616 36535544 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 36535544 0 0
T2 9543 37 0 0
T3 3637 0 0 0
T4 519257 0 0 0
T5 629 0 0 0
T6 792567 569434 0 0
T7 107304 32446 0 0
T8 0 182402 0 0
T12 1242 0 0 0
T13 1154 0 0 0
T17 12568 53 0 0
T18 4113 0 0 0
T19 0 28281 0 0
T26 0 57 0 0
T27 0 21 0 0
T37 0 181254 0 0
T55 0 34 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 36535544 0 0
T2 9543 37 0 0
T3 3637 0 0 0
T4 519257 0 0 0
T5 629 0 0 0
T6 792567 569434 0 0
T7 107304 32446 0 0
T8 0 182402 0 0
T12 1242 0 0 0
T13 1154 0 0 0
T17 12568 53 0 0
T18 4113 0 0 0
T19 0 28281 0 0
T26 0 57 0 0
T27 0 21 0 0
T37 0 181254 0 0
T55 0 34 0 0

Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT6,T7,T8
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T6,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T6,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T6,T17
110Not Covered
111CoveredT2,T6,T17

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T6,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T6,T17


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T6,T17
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 413288616 34962113 0 0
DepthKnown_A 413288616 412434372 0 0
RvalidKnown_A 413288616 412434372 0 0
WreadyKnown_A 413288616 412434372 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 413288616 34962113 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 34962113 0 0
T2 9543 37 0 0
T3 3637 0 0 0
T4 519257 0 0 0
T5 629 0 0 0
T6 792567 569434 0 0
T7 107304 32446 0 0
T8 0 182402 0 0
T12 1242 0 0 0
T13 1154 0 0 0
T17 12568 53 0 0
T18 4113 0 0 0
T19 0 28281 0 0
T26 0 57 0 0
T27 0 21 0 0
T37 0 181254 0 0
T55 0 34 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 412434372 0 0
T1 817101 817011 0 0
T2 9543 9361 0 0
T3 3637 3000 0 0
T4 519257 519174 0 0
T5 629 568 0 0
T6 792567 792426 0 0
T12 1242 1038 0 0
T13 1154 922 0 0
T17 12568 12424 0 0
T18 4113 3491 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 413288616 34962113 0 0
T2 9543 37 0 0
T3 3637 0 0 0
T4 519257 0 0 0
T5 629 0 0 0
T6 792567 569434 0 0
T7 107304 32446 0 0
T8 0 182402 0 0
T12 1242 0 0 0
T13 1154 0 0 0
T17 12568 53 0 0
T18 4113 0 0 0
T19 0 28281 0 0
T26 0 57 0 0
T27 0 21 0 0
T37 0 181254 0 0
T55 0 34 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%