Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T46,T53 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T7,T10,T23 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T7,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T46,T53 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T7,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T48,T54,T55 |
1 | 0 | Covered | T4,T7,T9 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T7,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T7,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
6297109 |
0 |
0 |
T4 |
53140 |
16956 |
0 |
0 |
T5 |
820420 |
0 |
0 |
0 |
T6 |
73924 |
0 |
0 |
0 |
T7 |
119790 |
16695 |
0 |
0 |
T8 |
9296 |
0 |
0 |
0 |
T9 |
896819 |
16337 |
0 |
0 |
T14 |
378760 |
0 |
0 |
0 |
T20 |
75683 |
0 |
0 |
0 |
T21 |
130853 |
0 |
0 |
0 |
T23 |
0 |
15 |
0 |
0 |
T24 |
5019 |
5 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T36 |
0 |
16708 |
0 |
0 |
T37 |
0 |
16605 |
0 |
0 |
T47 |
0 |
40888 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
6297109 |
0 |
0 |
T4 |
53140 |
16956 |
0 |
0 |
T5 |
820420 |
0 |
0 |
0 |
T6 |
73924 |
0 |
0 |
0 |
T7 |
119790 |
16695 |
0 |
0 |
T8 |
9296 |
0 |
0 |
0 |
T9 |
896819 |
16337 |
0 |
0 |
T14 |
378760 |
0 |
0 |
0 |
T20 |
75683 |
0 |
0 |
0 |
T21 |
130853 |
0 |
0 |
0 |
T23 |
0 |
15 |
0 |
0 |
T24 |
5019 |
5 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T36 |
0 |
16708 |
0 |
0 |
T37 |
0 |
16605 |
0 |
0 |
T47 |
0 |
40888 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T7,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T7,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T7,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T7,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
35000378 |
0 |
0 |
T4 |
53140 |
46387 |
0 |
0 |
T5 |
820420 |
0 |
0 |
0 |
T6 |
73924 |
0 |
0 |
0 |
T7 |
119790 |
46412 |
0 |
0 |
T8 |
9296 |
0 |
0 |
0 |
T9 |
896819 |
587449 |
0 |
0 |
T14 |
378760 |
0 |
0 |
0 |
T20 |
75683 |
0 |
0 |
0 |
T21 |
130853 |
0 |
0 |
0 |
T23 |
0 |
25 |
0 |
0 |
T24 |
5019 |
20 |
0 |
0 |
T26 |
0 |
16 |
0 |
0 |
T28 |
0 |
16 |
0 |
0 |
T36 |
0 |
46480 |
0 |
0 |
T37 |
0 |
46149 |
0 |
0 |
T47 |
0 |
143720 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
35000378 |
0 |
0 |
T4 |
53140 |
46387 |
0 |
0 |
T5 |
820420 |
0 |
0 |
0 |
T6 |
73924 |
0 |
0 |
0 |
T7 |
119790 |
46412 |
0 |
0 |
T8 |
9296 |
0 |
0 |
0 |
T9 |
896819 |
587449 |
0 |
0 |
T14 |
378760 |
0 |
0 |
0 |
T20 |
75683 |
0 |
0 |
0 |
T21 |
130853 |
0 |
0 |
0 |
T23 |
0 |
25 |
0 |
0 |
T24 |
5019 |
20 |
0 |
0 |
T26 |
0 |
16 |
0 |
0 |
T28 |
0 |
16 |
0 |
0 |
T36 |
0 |
46480 |
0 |
0 |
T37 |
0 |
46149 |
0 |
0 |
T47 |
0 |
143720 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T20 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T5,T20 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T5,T20 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
110584797 |
0 |
0 |
T1 |
202480 |
92416 |
0 |
0 |
T2 |
1137 |
32 |
0 |
0 |
T3 |
3038 |
102 |
0 |
0 |
T4 |
53140 |
9646 |
0 |
0 |
T5 |
820420 |
33978 |
0 |
0 |
T6 |
73924 |
28758 |
0 |
0 |
T7 |
119790 |
14759 |
0 |
0 |
T8 |
9296 |
1725 |
0 |
0 |
T20 |
75683 |
67756 |
0 |
0 |
T21 |
130853 |
76274 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
110584797 |
0 |
0 |
T1 |
202480 |
92416 |
0 |
0 |
T2 |
1137 |
32 |
0 |
0 |
T3 |
3038 |
102 |
0 |
0 |
T4 |
53140 |
9646 |
0 |
0 |
T5 |
820420 |
33978 |
0 |
0 |
T6 |
73924 |
28758 |
0 |
0 |
T7 |
119790 |
14759 |
0 |
0 |
T8 |
9296 |
1725 |
0 |
0 |
T20 |
75683 |
67756 |
0 |
0 |
T21 |
130853 |
76274 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T20,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T20 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T5,T20,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T20 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T20,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T20 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T5,T20 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T20 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
90612583 |
0 |
0 |
T4 |
53140 |
9772 |
0 |
0 |
T5 |
820420 |
716005 |
0 |
0 |
T6 |
73924 |
0 |
0 |
0 |
T7 |
119790 |
10757 |
0 |
0 |
T8 |
9296 |
2071 |
0 |
0 |
T9 |
896819 |
12347 |
0 |
0 |
T14 |
378760 |
786944 |
0 |
0 |
T20 |
75683 |
4645 |
0 |
0 |
T21 |
130853 |
0 |
0 |
0 |
T22 |
0 |
10044 |
0 |
0 |
T24 |
5019 |
117 |
0 |
0 |
T51 |
0 |
28026 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
90612583 |
0 |
0 |
T4 |
53140 |
9772 |
0 |
0 |
T5 |
820420 |
716005 |
0 |
0 |
T6 |
73924 |
0 |
0 |
0 |
T7 |
119790 |
10757 |
0 |
0 |
T8 |
9296 |
2071 |
0 |
0 |
T9 |
896819 |
12347 |
0 |
0 |
T14 |
378760 |
786944 |
0 |
0 |
T20 |
75683 |
4645 |
0 |
0 |
T21 |
130853 |
0 |
0 |
0 |
T22 |
0 |
10044 |
0 |
0 |
T24 |
5019 |
117 |
0 |
0 |
T51 |
0 |
28026 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T36,T47 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T43,T56,T57 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T36,T47 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T7,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T56,T57 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T7,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T36,T47 |
1 | 0 | Covered | T4,T7,T9 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T7,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T7,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
2919608 |
0 |
0 |
T4 |
53140 |
8158 |
0 |
0 |
T5 |
820420 |
0 |
0 |
0 |
T6 |
73924 |
0 |
0 |
0 |
T7 |
119790 |
8343 |
0 |
0 |
T8 |
9296 |
0 |
0 |
0 |
T9 |
896819 |
7976 |
0 |
0 |
T14 |
378760 |
0 |
0 |
0 |
T20 |
75683 |
0 |
0 |
0 |
T21 |
130853 |
0 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T24 |
5019 |
0 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T36 |
0 |
8280 |
0 |
0 |
T37 |
0 |
8299 |
0 |
0 |
T47 |
0 |
35867 |
0 |
0 |
T48 |
0 |
10 |
0 |
0 |
T49 |
0 |
8364 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
409423446 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
409423446 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
409423446 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
2919608 |
0 |
0 |
T4 |
53140 |
8158 |
0 |
0 |
T5 |
820420 |
0 |
0 |
0 |
T6 |
73924 |
0 |
0 |
0 |
T7 |
119790 |
8343 |
0 |
0 |
T8 |
9296 |
0 |
0 |
0 |
T9 |
896819 |
7976 |
0 |
0 |
T14 |
378760 |
0 |
0 |
0 |
T20 |
75683 |
0 |
0 |
0 |
T21 |
130853 |
0 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T24 |
5019 |
0 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T36 |
0 |
8280 |
0 |
0 |
T37 |
0 |
8299 |
0 |
0 |
T47 |
0 |
35867 |
0 |
0 |
T48 |
0 |
10 |
0 |
0 |
T49 |
0 |
8364 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T7,T36 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
54244206 |
0 |
0 |
T1 |
202480 |
22256 |
0 |
0 |
T2 |
1137 |
128 |
0 |
0 |
T3 |
3038 |
402 |
0 |
0 |
T4 |
53140 |
35524 |
0 |
0 |
T5 |
820420 |
1135 |
0 |
0 |
T6 |
73924 |
7460 |
0 |
0 |
T7 |
119790 |
59735 |
0 |
0 |
T8 |
9296 |
214 |
0 |
0 |
T20 |
75683 |
388 |
0 |
0 |
T21 |
130853 |
20164 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
409423446 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
409423446 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
409423446 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
54244206 |
0 |
0 |
T1 |
202480 |
22256 |
0 |
0 |
T2 |
1137 |
128 |
0 |
0 |
T3 |
3038 |
402 |
0 |
0 |
T4 |
53140 |
35524 |
0 |
0 |
T5 |
820420 |
1135 |
0 |
0 |
T6 |
73924 |
7460 |
0 |
0 |
T7 |
119790 |
59735 |
0 |
0 |
T8 |
9296 |
214 |
0 |
0 |
T20 |
75683 |
388 |
0 |
0 |
T21 |
130853 |
20164 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T18,T44,T45 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
14390732 |
0 |
0 |
T1 |
202480 |
10400 |
0 |
0 |
T2 |
1137 |
64 |
0 |
0 |
T3 |
3038 |
198 |
0 |
0 |
T4 |
53140 |
20699 |
0 |
0 |
T5 |
820420 |
404 |
0 |
0 |
T6 |
73924 |
3480 |
0 |
0 |
T7 |
119790 |
30921 |
0 |
0 |
T8 |
9296 |
95 |
0 |
0 |
T20 |
75683 |
156 |
0 |
0 |
T21 |
130853 |
9400 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
409423446 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
409423446 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
409423446 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
14390732 |
0 |
0 |
T1 |
202480 |
10400 |
0 |
0 |
T2 |
1137 |
64 |
0 |
0 |
T3 |
3038 |
198 |
0 |
0 |
T4 |
53140 |
20699 |
0 |
0 |
T5 |
820420 |
404 |
0 |
0 |
T6 |
73924 |
3480 |
0 |
0 |
T7 |
119790 |
30921 |
0 |
0 |
T8 |
9296 |
95 |
0 |
0 |
T20 |
75683 |
156 |
0 |
0 |
T21 |
130853 |
9400 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T23,T43 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T20,T8 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
13252093 |
0 |
0 |
T1 |
202480 |
10400 |
0 |
0 |
T2 |
1137 |
64 |
0 |
0 |
T3 |
3038 |
198 |
0 |
0 |
T4 |
53140 |
19292 |
0 |
0 |
T5 |
820420 |
64 |
0 |
0 |
T6 |
73924 |
3480 |
0 |
0 |
T7 |
119790 |
29516 |
0 |
0 |
T8 |
9296 |
64 |
0 |
0 |
T20 |
75683 |
64 |
0 |
0 |
T21 |
130853 |
9400 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
409700378 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410526113 |
13252093 |
0 |
0 |
T1 |
202480 |
10400 |
0 |
0 |
T2 |
1137 |
64 |
0 |
0 |
T3 |
3038 |
198 |
0 |
0 |
T4 |
53140 |
19292 |
0 |
0 |
T5 |
820420 |
64 |
0 |
0 |
T6 |
73924 |
3480 |
0 |
0 |
T7 |
119790 |
29516 |
0 |
0 |
T8 |
9296 |
64 |
0 |
0 |
T20 |
75683 |
64 |
0 |
0 |
T21 |
130853 |
9400 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T36,T47 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T10,T36,T47 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T7,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T7,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T36,T47 |
1 | 0 | Covered | T4,T7,T9 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T7,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T7,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
3258439 |
0 |
0 |
T4 |
53140 |
8816 |
0 |
0 |
T5 |
820420 |
0 |
0 |
0 |
T6 |
73924 |
0 |
0 |
0 |
T7 |
119790 |
8352 |
0 |
0 |
T8 |
9296 |
0 |
0 |
0 |
T9 |
896819 |
8361 |
0 |
0 |
T14 |
378760 |
0 |
0 |
0 |
T20 |
75683 |
0 |
0 |
0 |
T21 |
130853 |
0 |
0 |
0 |
T23 |
0 |
9 |
0 |
0 |
T24 |
5019 |
5 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T36 |
0 |
8447 |
0 |
0 |
T37 |
0 |
8306 |
0 |
0 |
T47 |
0 |
43434 |
0 |
0 |
T49 |
0 |
8612 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
409423446 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
409423446 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
409423446 |
0 |
0 |
T1 |
202480 |
193525 |
0 |
0 |
T2 |
1137 |
1048 |
0 |
0 |
T3 |
3038 |
2321 |
0 |
0 |
T4 |
53140 |
53076 |
0 |
0 |
T5 |
820420 |
820365 |
0 |
0 |
T6 |
73924 |
70841 |
0 |
0 |
T7 |
119790 |
119654 |
0 |
0 |
T8 |
9296 |
9202 |
0 |
0 |
T20 |
75683 |
75631 |
0 |
0 |
T21 |
130853 |
122946 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
410249181 |
3258439 |
0 |
0 |
T4 |
53140 |
8816 |
0 |
0 |
T5 |
820420 |
0 |
0 |
0 |
T6 |
73924 |
0 |
0 |
0 |
T7 |
119790 |
8352 |
0 |
0 |
T8 |
9296 |
0 |
0 |
0 |
T9 |
896819 |
8361 |
0 |
0 |
T14 |
378760 |
0 |
0 |
0 |
T20 |
75683 |
0 |
0 |
0 |
T21 |
130853 |
0 |
0 |
0 |
T23 |
0 |
9 |
0 |
0 |
T24 |
5019 |
5 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T36 |
0 |
8447 |
0 |
0 |
T37 |
0 |
8306 |
0 |
0 |
T47 |
0 |
43434 |
0 |
0 |
T49 |
0 |
8612 |
0 |
0 |