Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T7,T36 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T5,T20 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T20 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T5,T20 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T20 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T20 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T4,T5,T20 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T20 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410249181 |
50956152 |
0 |
0 |
| T4 |
53140 |
35488 |
0 |
0 |
| T5 |
820420 |
1568 |
0 |
0 |
| T6 |
73924 |
0 |
0 |
0 |
| T7 |
119790 |
41595 |
0 |
0 |
| T8 |
9296 |
119 |
0 |
0 |
| T9 |
896819 |
632847 |
0 |
0 |
| T14 |
378760 |
524288 |
0 |
0 |
| T16 |
0 |
524408 |
0 |
0 |
| T20 |
75683 |
293 |
0 |
0 |
| T21 |
130853 |
0 |
0 |
0 |
| T24 |
5019 |
590 |
0 |
0 |
| T58 |
0 |
365 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410249181 |
409423446 |
0 |
0 |
| T1 |
202480 |
193525 |
0 |
0 |
| T2 |
1137 |
1048 |
0 |
0 |
| T3 |
3038 |
2321 |
0 |
0 |
| T4 |
53140 |
53076 |
0 |
0 |
| T5 |
820420 |
820365 |
0 |
0 |
| T6 |
73924 |
70841 |
0 |
0 |
| T7 |
119790 |
119654 |
0 |
0 |
| T8 |
9296 |
9202 |
0 |
0 |
| T20 |
75683 |
75631 |
0 |
0 |
| T21 |
130853 |
122946 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410249181 |
409423446 |
0 |
0 |
| T1 |
202480 |
193525 |
0 |
0 |
| T2 |
1137 |
1048 |
0 |
0 |
| T3 |
3038 |
2321 |
0 |
0 |
| T4 |
53140 |
53076 |
0 |
0 |
| T5 |
820420 |
820365 |
0 |
0 |
| T6 |
73924 |
70841 |
0 |
0 |
| T7 |
119790 |
119654 |
0 |
0 |
| T8 |
9296 |
9202 |
0 |
0 |
| T20 |
75683 |
75631 |
0 |
0 |
| T21 |
130853 |
122946 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410249181 |
409423446 |
0 |
0 |
| T1 |
202480 |
193525 |
0 |
0 |
| T2 |
1137 |
1048 |
0 |
0 |
| T3 |
3038 |
2321 |
0 |
0 |
| T4 |
53140 |
53076 |
0 |
0 |
| T5 |
820420 |
820365 |
0 |
0 |
| T6 |
73924 |
70841 |
0 |
0 |
| T7 |
119790 |
119654 |
0 |
0 |
| T8 |
9296 |
9202 |
0 |
0 |
| T20 |
75683 |
75631 |
0 |
0 |
| T21 |
130853 |
122946 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410249181 |
50956152 |
0 |
0 |
| T4 |
53140 |
35488 |
0 |
0 |
| T5 |
820420 |
1568 |
0 |
0 |
| T6 |
73924 |
0 |
0 |
0 |
| T7 |
119790 |
41595 |
0 |
0 |
| T8 |
9296 |
119 |
0 |
0 |
| T9 |
896819 |
632847 |
0 |
0 |
| T14 |
378760 |
524288 |
0 |
0 |
| T16 |
0 |
524408 |
0 |
0 |
| T20 |
75683 |
293 |
0 |
0 |
| T21 |
130853 |
0 |
0 |
0 |
| T24 |
5019 |
590 |
0 |
0 |
| T58 |
0 |
365 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T18,T44,T45 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T5,T20 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T20 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T7,T14 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T20 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T20 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T4,T5,T20 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T20 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410249181 |
12988357 |
0 |
0 |
| T4 |
53140 |
21831 |
0 |
0 |
| T5 |
820420 |
523 |
0 |
0 |
| T6 |
73924 |
0 |
0 |
0 |
| T7 |
119790 |
24397 |
0 |
0 |
| T8 |
9296 |
43 |
0 |
0 |
| T9 |
896819 |
12347 |
0 |
0 |
| T14 |
378760 |
262144 |
0 |
0 |
| T16 |
0 |
262189 |
0 |
0 |
| T20 |
75683 |
103 |
0 |
0 |
| T21 |
130853 |
0 |
0 |
0 |
| T24 |
5019 |
234 |
0 |
0 |
| T58 |
0 |
132 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410249181 |
409423446 |
0 |
0 |
| T1 |
202480 |
193525 |
0 |
0 |
| T2 |
1137 |
1048 |
0 |
0 |
| T3 |
3038 |
2321 |
0 |
0 |
| T4 |
53140 |
53076 |
0 |
0 |
| T5 |
820420 |
820365 |
0 |
0 |
| T6 |
73924 |
70841 |
0 |
0 |
| T7 |
119790 |
119654 |
0 |
0 |
| T8 |
9296 |
9202 |
0 |
0 |
| T20 |
75683 |
75631 |
0 |
0 |
| T21 |
130853 |
122946 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410249181 |
409423446 |
0 |
0 |
| T1 |
202480 |
193525 |
0 |
0 |
| T2 |
1137 |
1048 |
0 |
0 |
| T3 |
3038 |
2321 |
0 |
0 |
| T4 |
53140 |
53076 |
0 |
0 |
| T5 |
820420 |
820365 |
0 |
0 |
| T6 |
73924 |
70841 |
0 |
0 |
| T7 |
119790 |
119654 |
0 |
0 |
| T8 |
9296 |
9202 |
0 |
0 |
| T20 |
75683 |
75631 |
0 |
0 |
| T21 |
130853 |
122946 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410249181 |
409423446 |
0 |
0 |
| T1 |
202480 |
193525 |
0 |
0 |
| T2 |
1137 |
1048 |
0 |
0 |
| T3 |
3038 |
2321 |
0 |
0 |
| T4 |
53140 |
53076 |
0 |
0 |
| T5 |
820420 |
820365 |
0 |
0 |
| T6 |
73924 |
70841 |
0 |
0 |
| T7 |
119790 |
119654 |
0 |
0 |
| T8 |
9296 |
9202 |
0 |
0 |
| T20 |
75683 |
75631 |
0 |
0 |
| T21 |
130853 |
122946 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410249181 |
12988357 |
0 |
0 |
| T4 |
53140 |
21831 |
0 |
0 |
| T5 |
820420 |
523 |
0 |
0 |
| T6 |
73924 |
0 |
0 |
0 |
| T7 |
119790 |
24397 |
0 |
0 |
| T8 |
9296 |
43 |
0 |
0 |
| T9 |
896819 |
12347 |
0 |
0 |
| T14 |
378760 |
262144 |
0 |
0 |
| T16 |
0 |
262189 |
0 |
0 |
| T20 |
75683 |
103 |
0 |
0 |
| T21 |
130853 |
0 |
0 |
0 |
| T24 |
5019 |
234 |
0 |
0 |
| T58 |
0 |
132 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T10,T23,T43 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T7,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T7,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T5,T20,T8 |
| 1 | 0 | 1 | Covered | T4,T7,T14 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T7,T14 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T4,T7,T14 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T4,T7,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T7,T14 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410526113 |
11647671 |
0 |
0 |
| T4 |
53140 |
19544 |
0 |
0 |
| T5 |
820420 |
0 |
0 |
0 |
| T6 |
73924 |
0 |
0 |
0 |
| T7 |
119790 |
21514 |
0 |
0 |
| T8 |
9296 |
0 |
0 |
0 |
| T9 |
896819 |
0 |
0 |
0 |
| T14 |
378760 |
262144 |
0 |
0 |
| T16 |
0 |
262144 |
0 |
0 |
| T20 |
75683 |
0 |
0 |
0 |
| T21 |
130853 |
0 |
0 |
0 |
| T24 |
5019 |
234 |
0 |
0 |
| T26 |
0 |
108 |
0 |
0 |
| T36 |
0 |
19796 |
0 |
0 |
| T59 |
0 |
262144 |
0 |
0 |
| T60 |
0 |
70 |
0 |
0 |
| T61 |
0 |
262144 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410526113 |
409700378 |
0 |
0 |
| T1 |
202480 |
193525 |
0 |
0 |
| T2 |
1137 |
1048 |
0 |
0 |
| T3 |
3038 |
2321 |
0 |
0 |
| T4 |
53140 |
53076 |
0 |
0 |
| T5 |
820420 |
820365 |
0 |
0 |
| T6 |
73924 |
70841 |
0 |
0 |
| T7 |
119790 |
119654 |
0 |
0 |
| T8 |
9296 |
9202 |
0 |
0 |
| T20 |
75683 |
75631 |
0 |
0 |
| T21 |
130853 |
122946 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410526113 |
409700378 |
0 |
0 |
| T1 |
202480 |
193525 |
0 |
0 |
| T2 |
1137 |
1048 |
0 |
0 |
| T3 |
3038 |
2321 |
0 |
0 |
| T4 |
53140 |
53076 |
0 |
0 |
| T5 |
820420 |
820365 |
0 |
0 |
| T6 |
73924 |
70841 |
0 |
0 |
| T7 |
119790 |
119654 |
0 |
0 |
| T8 |
9296 |
9202 |
0 |
0 |
| T20 |
75683 |
75631 |
0 |
0 |
| T21 |
130853 |
122946 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410526113 |
409700378 |
0 |
0 |
| T1 |
202480 |
193525 |
0 |
0 |
| T2 |
1137 |
1048 |
0 |
0 |
| T3 |
3038 |
2321 |
0 |
0 |
| T4 |
53140 |
53076 |
0 |
0 |
| T5 |
820420 |
820365 |
0 |
0 |
| T6 |
73924 |
70841 |
0 |
0 |
| T7 |
119790 |
119654 |
0 |
0 |
| T8 |
9296 |
9202 |
0 |
0 |
| T20 |
75683 |
75631 |
0 |
0 |
| T21 |
130853 |
122946 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410526113 |
11647671 |
0 |
0 |
| T4 |
53140 |
19544 |
0 |
0 |
| T5 |
820420 |
0 |
0 |
0 |
| T6 |
73924 |
0 |
0 |
0 |
| T7 |
119790 |
21514 |
0 |
0 |
| T8 |
9296 |
0 |
0 |
0 |
| T9 |
896819 |
0 |
0 |
0 |
| T14 |
378760 |
262144 |
0 |
0 |
| T16 |
0 |
262144 |
0 |
0 |
| T20 |
75683 |
0 |
0 |
0 |
| T21 |
130853 |
0 |
0 |
0 |
| T24 |
5019 |
234 |
0 |
0 |
| T26 |
0 |
108 |
0 |
0 |
| T36 |
0 |
19796 |
0 |
0 |
| T59 |
0 |
262144 |
0 |
0 |
| T60 |
0 |
70 |
0 |
0 |
| T61 |
0 |
262144 |
0 |
0 |