Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
 | Total | Covered | Percent | 
| Conditions | 24 | 19 | 79.17 | 
| Logical | 24 | 19 | 79.17 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T19,T53,T54 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T14 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T14 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T19,T20,T50 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T14 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T14 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T19,T53,T54 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T14 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T19,T67,T68 | 
| 1 | 0 | Covered | T2,T3,T14 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
| 0 | Covered | T2,T3,T14 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T14 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T14 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T14 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
5252634 | 
0 | 
0 | 
| T2 | 
3261 | 
7 | 
0 | 
0 | 
| T3 | 
8371 | 
18 | 
0 | 
0 | 
| T4 | 
0 | 
16590 | 
0 | 
0 | 
| T5 | 
0 | 
16223 | 
0 | 
0 | 
| T6 | 
0 | 
91 | 
0 | 
0 | 
| T10 | 
643 | 
0 | 
0 | 
0 | 
| T11 | 
127622 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
9 | 
0 | 
0 | 
| T15 | 
2180 | 
0 | 
0 | 
0 | 
| T16 | 
3921 | 
0 | 
0 | 
0 | 
| T17 | 
1748 | 
0 | 
0 | 
0 | 
| T18 | 
567627 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
1720 | 
0 | 
0 | 
| T30 | 
0 | 
16295 | 
0 | 
0 | 
| T33 | 
0 | 
41388 | 
0 | 
0 | 
| T55 | 
2512 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
41076 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
5252634 | 
0 | 
0 | 
| T2 | 
3261 | 
7 | 
0 | 
0 | 
| T3 | 
8371 | 
18 | 
0 | 
0 | 
| T4 | 
0 | 
16590 | 
0 | 
0 | 
| T5 | 
0 | 
16223 | 
0 | 
0 | 
| T6 | 
0 | 
91 | 
0 | 
0 | 
| T10 | 
643 | 
0 | 
0 | 
0 | 
| T11 | 
127622 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
9 | 
0 | 
0 | 
| T15 | 
2180 | 
0 | 
0 | 
0 | 
| T16 | 
3921 | 
0 | 
0 | 
0 | 
| T17 | 
1748 | 
0 | 
0 | 
0 | 
| T18 | 
567627 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
1720 | 
0 | 
0 | 
| T30 | 
0 | 
16295 | 
0 | 
0 | 
| T33 | 
0 | 
41388 | 
0 | 
0 | 
| T55 | 
2512 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
41076 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T4,T5,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T14 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T14 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T14 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T14 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
| 0 | Covered | T2,T3,T14 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T14 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T14 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
35064167 | 
0 | 
0 | 
| T2 | 
3261 | 
28 | 
0 | 
0 | 
| T3 | 
8371 | 
35 | 
0 | 
0 | 
| T4 | 
0 | 
46219 | 
0 | 
0 | 
| T5 | 
0 | 
45970 | 
0 | 
0 | 
| T6 | 
0 | 
193 | 
0 | 
0 | 
| T10 | 
643 | 
0 | 
0 | 
0 | 
| T11 | 
127622 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
27 | 
0 | 
0 | 
| T15 | 
2180 | 
0 | 
0 | 
0 | 
| T16 | 
3921 | 
0 | 
0 | 
0 | 
| T17 | 
1748 | 
0 | 
0 | 
0 | 
| T18 | 
567627 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
514 | 
0 | 
0 | 
| T30 | 
0 | 
32489 | 
0 | 
0 | 
| T33 | 
0 | 
117639 | 
0 | 
0 | 
| T55 | 
2512 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
130891 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
35064167 | 
0 | 
0 | 
| T2 | 
3261 | 
28 | 
0 | 
0 | 
| T3 | 
8371 | 
35 | 
0 | 
0 | 
| T4 | 
0 | 
46219 | 
0 | 
0 | 
| T5 | 
0 | 
45970 | 
0 | 
0 | 
| T6 | 
0 | 
193 | 
0 | 
0 | 
| T10 | 
643 | 
0 | 
0 | 
0 | 
| T11 | 
127622 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
27 | 
0 | 
0 | 
| T15 | 
2180 | 
0 | 
0 | 
0 | 
| T16 | 
3921 | 
0 | 
0 | 
0 | 
| T17 | 
1748 | 
0 | 
0 | 
0 | 
| T18 | 
567627 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
514 | 
0 | 
0 | 
| T30 | 
0 | 
32489 | 
0 | 
0 | 
| T33 | 
0 | 
117639 | 
0 | 
0 | 
| T55 | 
2512 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
130891 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 12 | 75.00 | 
| Logical | 16 | 12 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T2,T3,T15 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T2,T3,T15 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T2,T3,T14 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
117139415 | 
0 | 
0 | 
| T1 | 
1104 | 
32 | 
0 | 
0 | 
| T2 | 
3261 | 
533 | 
0 | 
0 | 
| T3 | 
8371 | 
4567 | 
0 | 
0 | 
| T10 | 
643 | 
34 | 
0 | 
0 | 
| T11 | 
127622 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
2902 | 
0 | 
0 | 
| T15 | 
2180 | 
464 | 
0 | 
0 | 
| T16 | 
3921 | 
192 | 
0 | 
0 | 
| T17 | 
1748 | 
32 | 
0 | 
0 | 
| T18 | 
567627 | 
288890 | 
0 | 
0 | 
| T55 | 
0 | 
32 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
117139415 | 
0 | 
0 | 
| T1 | 
1104 | 
32 | 
0 | 
0 | 
| T2 | 
3261 | 
533 | 
0 | 
0 | 
| T3 | 
8371 | 
4567 | 
0 | 
0 | 
| T10 | 
643 | 
34 | 
0 | 
0 | 
| T11 | 
127622 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
2902 | 
0 | 
0 | 
| T15 | 
2180 | 
464 | 
0 | 
0 | 
| T16 | 
3921 | 
192 | 
0 | 
0 | 
| T17 | 
1748 | 
32 | 
0 | 
0 | 
| T18 | 
567627 | 
288890 | 
0 | 
0 | 
| T55 | 
0 | 
32 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 12 | 75.00 | 
| Logical | 16 | 12 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T15,T17 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T14,T15 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T15,T17,T18 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T14,T15 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T15,T17 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T14,T15 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T14,T15 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T14,T15 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T14,T15 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
85649854 | 
0 | 
0 | 
| T1 | 
1104 | 
108 | 
0 | 
0 | 
| T2 | 
3261 | 
0 | 
0 | 
0 | 
| T3 | 
8371 | 
0 | 
0 | 
0 | 
| T4 | 
0 | 
12225 | 
0 | 
0 | 
| T5 | 
0 | 
11504 | 
0 | 
0 | 
| T10 | 
643 | 
0 | 
0 | 
0 | 
| T11 | 
127622 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
102 | 
0 | 
0 | 
| T15 | 
2180 | 
443 | 
0 | 
0 | 
| T16 | 
3921 | 
0 | 
0 | 
0 | 
| T17 | 
1748 | 
432 | 
0 | 
0 | 
| T18 | 
567627 | 
275172 | 
0 | 
0 | 
| T21 | 
0 | 
198620 | 
0 | 
0 | 
| T24 | 
0 | 
63163 | 
0 | 
0 | 
| T26 | 
0 | 
27268 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
85649854 | 
0 | 
0 | 
| T1 | 
1104 | 
108 | 
0 | 
0 | 
| T2 | 
3261 | 
0 | 
0 | 
0 | 
| T3 | 
8371 | 
0 | 
0 | 
0 | 
| T4 | 
0 | 
12225 | 
0 | 
0 | 
| T5 | 
0 | 
11504 | 
0 | 
0 | 
| T10 | 
643 | 
0 | 
0 | 
0 | 
| T11 | 
127622 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
102 | 
0 | 
0 | 
| T15 | 
2180 | 
443 | 
0 | 
0 | 
| T16 | 
3921 | 
0 | 
0 | 
0 | 
| T17 | 
1748 | 
432 | 
0 | 
0 | 
| T18 | 
567627 | 
275172 | 
0 | 
0 | 
| T21 | 
0 | 
198620 | 
0 | 
0 | 
| T24 | 
0 | 
63163 | 
0 | 
0 | 
| T26 | 
0 | 
27268 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
 | Total | Covered | Percent | 
| Conditions | 24 | 20 | 83.33 | 
| Logical | 24 | 20 | 83.33 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T11,T30,T57 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T2,T3,T11 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T64,T69 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T11,T30,T57 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T2,T3,T4 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T2,T3,T4 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T64,T69 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T2,T3,T4 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T11,T30,T57 | 
| 1 | 0 | Covered | T2,T3,T4 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
| 0 | Covered | T2,T3,T11 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T2,T3,T11 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T2,T3,T4 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
3156945 | 
0 | 
0 | 
| T2 | 
3261 | 
7 | 
0 | 
0 | 
| T3 | 
8371 | 
18 | 
0 | 
0 | 
| T4 | 
0 | 
7887 | 
0 | 
0 | 
| T5 | 
0 | 
8156 | 
0 | 
0 | 
| T6 | 
0 | 
18 | 
0 | 
0 | 
| T10 | 
643 | 
0 | 
0 | 
0 | 
| T11 | 
87028 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
0 | 
0 | 
0 | 
| T15 | 
2180 | 
0 | 
0 | 
0 | 
| T16 | 
3921 | 
0 | 
0 | 
0 | 
| T17 | 
1748 | 
0 | 
0 | 
0 | 
| T18 | 
567627 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
218 | 
0 | 
0 | 
| T20 | 
0 | 
184 | 
0 | 
0 | 
| T30 | 
0 | 
9973 | 
0 | 
0 | 
| T33 | 
0 | 
34299 | 
0 | 
0 | 
| T55 | 
2512 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
28138 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
411742906 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
87028 | 
61784 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
411742906 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
87028 | 
61784 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
411742906 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
87028 | 
61784 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
3156945 | 
0 | 
0 | 
| T2 | 
3261 | 
7 | 
0 | 
0 | 
| T3 | 
8371 | 
18 | 
0 | 
0 | 
| T4 | 
0 | 
7887 | 
0 | 
0 | 
| T5 | 
0 | 
8156 | 
0 | 
0 | 
| T6 | 
0 | 
18 | 
0 | 
0 | 
| T10 | 
643 | 
0 | 
0 | 
0 | 
| T11 | 
87028 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
0 | 
0 | 
0 | 
| T15 | 
2180 | 
0 | 
0 | 
0 | 
| T16 | 
3921 | 
0 | 
0 | 
0 | 
| T17 | 
1748 | 
0 | 
0 | 
0 | 
| T18 | 
567627 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
218 | 
0 | 
0 | 
| T20 | 
0 | 
184 | 
0 | 
0 | 
| T30 | 
0 | 
9973 | 
0 | 
0 | 
| T33 | 
0 | 
34299 | 
0 | 
0 | 
| T55 | 
2512 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
28138 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T11,T4,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
55298005 | 
0 | 
0 | 
| T1 | 
1104 | 
128 | 
0 | 
0 | 
| T2 | 
3261 | 
425 | 
0 | 
0 | 
| T3 | 
8371 | 
450 | 
0 | 
0 | 
| T10 | 
643 | 
136 | 
0 | 
0 | 
| T11 | 
87028 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
256 | 
0 | 
0 | 
| T15 | 
2180 | 
128 | 
0 | 
0 | 
| T16 | 
3921 | 
670 | 
0 | 
0 | 
| T17 | 
1748 | 
128 | 
0 | 
0 | 
| T18 | 
567627 | 
1696 | 
0 | 
0 | 
| T55 | 
0 | 
128 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
411742906 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
87028 | 
61784 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
411742906 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
87028 | 
61784 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
411742906 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
87028 | 
61784 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
55298005 | 
0 | 
0 | 
| T1 | 
1104 | 
128 | 
0 | 
0 | 
| T2 | 
3261 | 
425 | 
0 | 
0 | 
| T3 | 
8371 | 
450 | 
0 | 
0 | 
| T10 | 
643 | 
136 | 
0 | 
0 | 
| T11 | 
87028 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
256 | 
0 | 
0 | 
| T15 | 
2180 | 
128 | 
0 | 
0 | 
| T16 | 
3921 | 
670 | 
0 | 
0 | 
| T17 | 
1748 | 
128 | 
0 | 
0 | 
| T18 | 
567627 | 
1696 | 
0 | 
0 | 
| T55 | 
0 | 
128 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
 | Total | Covered | Percent | 
| Conditions | 16 | 11 | 68.75 | 
| Logical | 16 | 11 | 68.75 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T11,T12,T13 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
14749686 | 
0 | 
0 | 
| T1 | 
1104 | 
64 | 
0 | 
0 | 
| T2 | 
3261 | 
202 | 
0 | 
0 | 
| T3 | 
8371 | 
203 | 
0 | 
0 | 
| T10 | 
643 | 
68 | 
0 | 
0 | 
| T11 | 
87028 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
128 | 
0 | 
0 | 
| T15 | 
2180 | 
64 | 
0 | 
0 | 
| T16 | 
3921 | 
334 | 
0 | 
0 | 
| T17 | 
1748 | 
64 | 
0 | 
0 | 
| T18 | 
567627 | 
64 | 
0 | 
0 | 
| T55 | 
0 | 
64 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
411742906 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
87028 | 
61784 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
411742906 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
87028 | 
61784 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
411742906 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
87028 | 
61784 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
14749686 | 
0 | 
0 | 
| T1 | 
1104 | 
64 | 
0 | 
0 | 
| T2 | 
3261 | 
202 | 
0 | 
0 | 
| T3 | 
8371 | 
203 | 
0 | 
0 | 
| T10 | 
643 | 
68 | 
0 | 
0 | 
| T11 | 
87028 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
128 | 
0 | 
0 | 
| T15 | 
2180 | 
64 | 
0 | 
0 | 
| T16 | 
3921 | 
334 | 
0 | 
0 | 
| T17 | 
1748 | 
64 | 
0 | 
0 | 
| T18 | 
567627 | 
64 | 
0 | 
0 | 
| T55 | 
0 | 
64 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 14 | 14 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 | 
| ALWAYS | 123 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 120 | 
1 | 
1 | 
| 123 | 
1 | 
1 | 
| 124 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 133 | 
1 | 
1 | 
| 134 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
 | Total | Covered | Percent | 
| Conditions | 16 | 12 | 75.00 | 
| Logical | 16 | 12 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T63,T64,T65 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T3,T11,T24 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
7 | 
7 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
13527235 | 
0 | 
0 | 
| T1 | 
1104 | 
64 | 
0 | 
0 | 
| T2 | 
3261 | 
202 | 
0 | 
0 | 
| T3 | 
8371 | 
128 | 
0 | 
0 | 
| T10 | 
643 | 
68 | 
0 | 
0 | 
| T11 | 
127622 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
128 | 
0 | 
0 | 
| T15 | 
2180 | 
64 | 
0 | 
0 | 
| T16 | 
3921 | 
334 | 
0 | 
0 | 
| T17 | 
1748 | 
64 | 
0 | 
0 | 
| T18 | 
567627 | 
1632 | 
0 | 
0 | 
| T55 | 
0 | 
64 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
411943476 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
127622 | 
102378 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412769973 | 
13527235 | 
0 | 
0 | 
| T1 | 
1104 | 
64 | 
0 | 
0 | 
| T2 | 
3261 | 
202 | 
0 | 
0 | 
| T3 | 
8371 | 
128 | 
0 | 
0 | 
| T10 | 
643 | 
68 | 
0 | 
0 | 
| T11 | 
127622 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
128 | 
0 | 
0 | 
| T15 | 
2180 | 
64 | 
0 | 
0 | 
| T16 | 
3921 | 
334 | 
0 | 
0 | 
| T17 | 
1748 | 
64 | 
0 | 
0 | 
| T18 | 
567627 | 
1632 | 
0 | 
0 | 
| T55 | 
0 | 
64 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 15 | 15 | 100.00 | 
| ALWAYS | 69 | 4 | 4 | 100.00 | 
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 | 
| ALWAYS | 111 | 2 | 2 | 100.00 | 
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 69 | 
1 | 
1 | 
| 70 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 81 | 
1 | 
1 | 
| 82 | 
1 | 
1 | 
| 100 | 
1 | 
1 | 
| 101 | 
1 | 
1 | 
| 108 | 
1 | 
1 | 
| 111 | 
1 | 
1 | 
| 112 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 116 | 
1 | 
1 | 
| 130 | 
1 | 
1 | 
| 131 | 
1 | 
1 | 
| 138 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
 | Total | Covered | Percent | 
| Conditions | 24 | 18 | 75.00 | 
| Logical | 24 | 18 | 75.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T11,T4,T6 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T14,T11,T4 | 
 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Not Covered |  | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T14,T4,T5 | 
 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T11,T4,T6 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T14,T4,T5 | 
 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T14,T4,T5 | 
 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T14,T4,T5 | 
 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T11,T4,T6 | 
| 1 | 0 | Covered | T14,T4,T5 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
| -1- | Status | Tests | 
| 0 | Covered | T14,T11,T4 | 
| 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
9 | 
9 | 
100.00 | 
| TERNARY | 
130 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
138 | 
2 | 
2 | 
100.00 | 
| IF | 
69 | 
3 | 
3 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	130	((gen_normal_fifo.fifo_empty && wvalid_i)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T14,T4,T5 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	138	(gen_normal_fifo.empty) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T14,T11,T4 | 
	LineNo.	Expression
-1-:	69	if ((!rst_ni))
-2-:	71	if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests | 
| 1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	111	if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T14,T4,T5 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
2974979 | 
0 | 
0 | 
| T4 | 
108005 | 
8718 | 
0 | 
0 | 
| T5 | 
0 | 
8067 | 
0 | 
0 | 
| T6 | 
0 | 
76 | 
0 | 
0 | 
| T10 | 
643 | 
0 | 
0 | 
0 | 
| T11 | 
87028 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
9 | 
0 | 
0 | 
| T15 | 
2180 | 
0 | 
0 | 
0 | 
| T16 | 
3921 | 
0 | 
0 | 
0 | 
| T17 | 
1748 | 
0 | 
0 | 
0 | 
| T18 | 
567627 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
116 | 
0 | 
0 | 
| T20 | 
0 | 
286 | 
0 | 
0 | 
| T24 | 
384186 | 
0 | 
0 | 
0 | 
| T27 | 
0 | 
6 | 
0 | 
0 | 
| T30 | 
0 | 
8181 | 
0 | 
0 | 
| T33 | 
0 | 
29995 | 
0 | 
0 | 
| T55 | 
2512 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
45747 | 
0 | 
0 | 
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
411742906 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
87028 | 
61784 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
411742906 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
87028 | 
61784 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
411742906 | 
0 | 
0 | 
| T1 | 
1104 | 
1015 | 
0 | 
0 | 
| T2 | 
3261 | 
3096 | 
0 | 
0 | 
| T3 | 
8371 | 
8187 | 
0 | 
0 | 
| T10 | 
643 | 
586 | 
0 | 
0 | 
| T11 | 
87028 | 
61784 | 
0 | 
0 | 
| T14 | 
5729 | 
5573 | 
0 | 
0 | 
| T15 | 
2180 | 
2117 | 
0 | 
0 | 
| T16 | 
3921 | 
3140 | 
0 | 
0 | 
| T17 | 
1748 | 
1693 | 
0 | 
0 | 
| T18 | 
567627 | 
567618 | 
0 | 
0 | 
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
412569403 | 
2974979 | 
0 | 
0 | 
| T4 | 
108005 | 
8718 | 
0 | 
0 | 
| T5 | 
0 | 
8067 | 
0 | 
0 | 
| T6 | 
0 | 
76 | 
0 | 
0 | 
| T10 | 
643 | 
0 | 
0 | 
0 | 
| T11 | 
87028 | 
0 | 
0 | 
0 | 
| T14 | 
5729 | 
9 | 
0 | 
0 | 
| T15 | 
2180 | 
0 | 
0 | 
0 | 
| T16 | 
3921 | 
0 | 
0 | 
0 | 
| T17 | 
1748 | 
0 | 
0 | 
0 | 
| T18 | 
567627 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
116 | 
0 | 
0 | 
| T20 | 
0 | 
286 | 
0 | 
0 | 
| T24 | 
384186 | 
0 | 
0 | 
0 | 
| T27 | 
0 | 
6 | 
0 | 
0 | 
| T30 | 
0 | 
8181 | 
0 | 
0 | 
| T33 | 
0 | 
29995 | 
0 | 
0 | 
| T55 | 
2512 | 
0 | 
0 | 
0 | 
| T57 | 
0 | 
45747 | 
0 | 
0 |