Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T50,T51,T52 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T15,T16,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T50,T51,T52 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T58,T59,T60 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
5509467 |
0 |
0 |
T2 |
286097 |
41562 |
0 |
0 |
T3 |
779003 |
16579 |
0 |
0 |
T4 |
262640 |
41208 |
0 |
0 |
T5 |
991 |
0 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T14 |
822305 |
16288 |
0 |
0 |
T15 |
4013 |
19 |
0 |
0 |
T16 |
46002 |
16654 |
0 |
0 |
T17 |
109814 |
16507 |
0 |
0 |
T19 |
0 |
5 |
0 |
0 |
T37 |
0 |
40796 |
0 |
0 |
T38 |
0 |
16751 |
0 |
0 |
T53 |
3213 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
5509467 |
0 |
0 |
T2 |
286097 |
41562 |
0 |
0 |
T3 |
779003 |
16579 |
0 |
0 |
T4 |
262640 |
41208 |
0 |
0 |
T5 |
991 |
0 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T14 |
822305 |
16288 |
0 |
0 |
T15 |
4013 |
19 |
0 |
0 |
T16 |
46002 |
16654 |
0 |
0 |
T17 |
109814 |
16507 |
0 |
0 |
T19 |
0 |
5 |
0 |
0 |
T37 |
0 |
40796 |
0 |
0 |
T38 |
0 |
16751 |
0 |
0 |
T53 |
3213 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
35088117 |
0 |
0 |
T2 |
286097 |
145854 |
0 |
0 |
T3 |
779003 |
590090 |
0 |
0 |
T4 |
262640 |
133148 |
0 |
0 |
T5 |
991 |
0 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T14 |
822305 |
588309 |
0 |
0 |
T15 |
4013 |
40 |
0 |
0 |
T16 |
46002 |
28651 |
0 |
0 |
T17 |
109814 |
60757 |
0 |
0 |
T19 |
0 |
10 |
0 |
0 |
T37 |
0 |
134023 |
0 |
0 |
T38 |
0 |
86352 |
0 |
0 |
T53 |
3213 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
35088117 |
0 |
0 |
T2 |
286097 |
145854 |
0 |
0 |
T3 |
779003 |
590090 |
0 |
0 |
T4 |
262640 |
133148 |
0 |
0 |
T5 |
991 |
0 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T14 |
822305 |
588309 |
0 |
0 |
T15 |
4013 |
40 |
0 |
0 |
T16 |
46002 |
28651 |
0 |
0 |
T17 |
109814 |
60757 |
0 |
0 |
T19 |
0 |
10 |
0 |
0 |
T37 |
0 |
134023 |
0 |
0 |
T38 |
0 |
86352 |
0 |
0 |
T53 |
3213 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T4,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
108282004 |
0 |
0 |
T1 |
1529 |
67 |
0 |
0 |
T2 |
286097 |
106060 |
0 |
0 |
T3 |
779003 |
10055 |
0 |
0 |
T4 |
262640 |
110058 |
0 |
0 |
T5 |
991 |
248 |
0 |
0 |
T9 |
3612 |
168 |
0 |
0 |
T14 |
822305 |
12696 |
0 |
0 |
T15 |
4013 |
64 |
0 |
0 |
T16 |
46002 |
9022 |
0 |
0 |
T17 |
109814 |
58406 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
108282004 |
0 |
0 |
T1 |
1529 |
67 |
0 |
0 |
T2 |
286097 |
106060 |
0 |
0 |
T3 |
779003 |
10055 |
0 |
0 |
T4 |
262640 |
110058 |
0 |
0 |
T5 |
991 |
248 |
0 |
0 |
T9 |
3612 |
168 |
0 |
0 |
T14 |
822305 |
12696 |
0 |
0 |
T15 |
4013 |
64 |
0 |
0 |
T16 |
46002 |
9022 |
0 |
0 |
T17 |
109814 |
58406 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T4,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
96578732 |
0 |
0 |
T2 |
286097 |
97979 |
0 |
0 |
T3 |
779003 |
12709 |
0 |
0 |
T4 |
262640 |
104039 |
0 |
0 |
T5 |
991 |
0 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T14 |
822305 |
10799 |
0 |
0 |
T15 |
4013 |
104 |
0 |
0 |
T16 |
46002 |
10766 |
0 |
0 |
T17 |
109814 |
28269 |
0 |
0 |
T19 |
0 |
430 |
0 |
0 |
T37 |
0 |
115010 |
0 |
0 |
T38 |
0 |
38392 |
0 |
0 |
T53 |
3213 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
96578732 |
0 |
0 |
T2 |
286097 |
97979 |
0 |
0 |
T3 |
779003 |
12709 |
0 |
0 |
T4 |
262640 |
104039 |
0 |
0 |
T5 |
991 |
0 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T14 |
822305 |
10799 |
0 |
0 |
T15 |
4013 |
104 |
0 |
0 |
T16 |
46002 |
10766 |
0 |
0 |
T17 |
109814 |
28269 |
0 |
0 |
T19 |
0 |
430 |
0 |
0 |
T37 |
0 |
115010 |
0 |
0 |
T38 |
0 |
38392 |
0 |
0 |
T53 |
3213 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T54,T55,T61 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T54,T55,T61 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T17 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
2941904 |
0 |
0 |
T2 |
286097 |
36884 |
0 |
0 |
T3 |
779003 |
7729 |
0 |
0 |
T4 |
262640 |
36699 |
0 |
0 |
T5 |
991 |
0 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T14 |
822305 |
8381 |
0 |
0 |
T15 |
4013 |
0 |
0 |
0 |
T16 |
46002 |
7661 |
0 |
0 |
T17 |
109814 |
10011 |
0 |
0 |
T28 |
0 |
7918 |
0 |
0 |
T32 |
0 |
230 |
0 |
0 |
T37 |
0 |
34353 |
0 |
0 |
T38 |
0 |
14924 |
0 |
0 |
T53 |
3213 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
423968315 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
423968315 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
423968315 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
2941904 |
0 |
0 |
T2 |
286097 |
36884 |
0 |
0 |
T3 |
779003 |
7729 |
0 |
0 |
T4 |
262640 |
36699 |
0 |
0 |
T5 |
991 |
0 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T14 |
822305 |
8381 |
0 |
0 |
T15 |
4013 |
0 |
0 |
0 |
T16 |
46002 |
7661 |
0 |
0 |
T17 |
109814 |
10011 |
0 |
0 |
T28 |
0 |
7918 |
0 |
0 |
T32 |
0 |
230 |
0 |
0 |
T37 |
0 |
34353 |
0 |
0 |
T38 |
0 |
14924 |
0 |
0 |
T53 |
3213 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T16,T38 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
53732138 |
0 |
0 |
T1 |
1529 |
268 |
0 |
0 |
T2 |
286097 |
89449 |
0 |
0 |
T3 |
779003 |
514566 |
0 |
0 |
T4 |
262640 |
81962 |
0 |
0 |
T5 |
991 |
128 |
0 |
0 |
T9 |
3612 |
672 |
0 |
0 |
T14 |
822305 |
651171 |
0 |
0 |
T15 |
4013 |
256 |
0 |
0 |
T16 |
46002 |
18967 |
0 |
0 |
T17 |
109814 |
46421 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
423968315 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
423968315 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
423968315 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
53732138 |
0 |
0 |
T1 |
1529 |
268 |
0 |
0 |
T2 |
286097 |
89449 |
0 |
0 |
T3 |
779003 |
514566 |
0 |
0 |
T4 |
262640 |
81962 |
0 |
0 |
T5 |
991 |
128 |
0 |
0 |
T9 |
3612 |
672 |
0 |
0 |
T14 |
822305 |
651171 |
0 |
0 |
T15 |
4013 |
256 |
0 |
0 |
T16 |
46002 |
18967 |
0 |
0 |
T17 |
109814 |
46421 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T36 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
14023698 |
0 |
0 |
T1 |
1529 |
134 |
0 |
0 |
T2 |
286097 |
27916 |
0 |
0 |
T3 |
779003 |
10094 |
0 |
0 |
T4 |
262640 |
23204 |
0 |
0 |
T5 |
991 |
64 |
0 |
0 |
T9 |
3612 |
336 |
0 |
0 |
T14 |
822305 |
12735 |
0 |
0 |
T15 |
4013 |
128 |
0 |
0 |
T16 |
46002 |
9054 |
0 |
0 |
T17 |
109814 |
9155 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
423968315 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
423968315 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
423968315 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
14023698 |
0 |
0 |
T1 |
1529 |
134 |
0 |
0 |
T2 |
286097 |
27916 |
0 |
0 |
T3 |
779003 |
10094 |
0 |
0 |
T4 |
262640 |
23204 |
0 |
0 |
T5 |
991 |
64 |
0 |
0 |
T9 |
3612 |
336 |
0 |
0 |
T14 |
822305 |
12735 |
0 |
0 |
T15 |
4013 |
128 |
0 |
0 |
T16 |
46002 |
9054 |
0 |
0 |
T17 |
109814 |
9155 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
13007849 |
0 |
0 |
T1 |
1529 |
134 |
0 |
0 |
T2 |
286097 |
21106 |
0 |
0 |
T3 |
779003 |
2040 |
0 |
0 |
T4 |
262640 |
64 |
0 |
0 |
T5 |
991 |
64 |
0 |
0 |
T9 |
3612 |
336 |
0 |
0 |
T14 |
822305 |
2070 |
0 |
0 |
T15 |
4013 |
128 |
0 |
0 |
T16 |
46002 |
64 |
0 |
0 |
T17 |
109814 |
364 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
424194965 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425076783 |
13007849 |
0 |
0 |
T1 |
1529 |
134 |
0 |
0 |
T2 |
286097 |
21106 |
0 |
0 |
T3 |
779003 |
2040 |
0 |
0 |
T4 |
262640 |
64 |
0 |
0 |
T5 |
991 |
64 |
0 |
0 |
T9 |
3612 |
336 |
0 |
0 |
T14 |
822305 |
2070 |
0 |
0 |
T15 |
4013 |
128 |
0 |
0 |
T16 |
46002 |
64 |
0 |
0 |
T17 |
109814 |
364 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T17 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
3258342 |
0 |
0 |
T2 |
286097 |
43647 |
0 |
0 |
T3 |
779003 |
8850 |
0 |
0 |
T4 |
262640 |
38020 |
0 |
0 |
T5 |
991 |
0 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T14 |
822305 |
7907 |
0 |
0 |
T15 |
4013 |
19 |
0 |
0 |
T16 |
46002 |
8993 |
0 |
0 |
T17 |
109814 |
20731 |
0 |
0 |
T19 |
0 |
5 |
0 |
0 |
T37 |
0 |
37814 |
0 |
0 |
T38 |
0 |
21134 |
0 |
0 |
T53 |
3213 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
423968315 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
423968315 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
423968315 |
0 |
0 |
T1 |
1529 |
1283 |
0 |
0 |
T2 |
286097 |
286031 |
0 |
0 |
T3 |
779003 |
778873 |
0 |
0 |
T4 |
262640 |
262589 |
0 |
0 |
T5 |
991 |
915 |
0 |
0 |
T9 |
3612 |
2977 |
0 |
0 |
T14 |
822305 |
822155 |
0 |
0 |
T15 |
4013 |
3903 |
0 |
0 |
T16 |
46002 |
45933 |
0 |
0 |
T17 |
109814 |
109719 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
424850133 |
3258342 |
0 |
0 |
T2 |
286097 |
43647 |
0 |
0 |
T3 |
779003 |
8850 |
0 |
0 |
T4 |
262640 |
38020 |
0 |
0 |
T5 |
991 |
0 |
0 |
0 |
T9 |
3612 |
0 |
0 |
0 |
T14 |
822305 |
7907 |
0 |
0 |
T15 |
4013 |
19 |
0 |
0 |
T16 |
46002 |
8993 |
0 |
0 |
T17 |
109814 |
20731 |
0 |
0 |
T19 |
0 |
5 |
0 |
0 |
T37 |
0 |
37814 |
0 |
0 |
T38 |
0 |
21134 |
0 |
0 |
T53 |
3213 |
0 |
0 |
0 |