Line Coverage for Module :
tlul_lc_gate
| Line No. | Total | Covered | Percent |
| TOTAL | | 51 | 51 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| ALWAYS | 144 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 149 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| ALWAYS | 153 | 6 | 6 | 100.00 |
| ALWAYS | 164 | 28 | 28 | 100.00 |
| ALWAYS | 230 | 10 | 10 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_lc_gate_0.1/rtl/tlul_lc_gate.sv' or '../src/lowrisc_tlul_lc_gate_0.1/rtl/tlul_lc_gate.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 144 |
3 |
3 |
| 149 |
1 |
1 |
| 150 |
1 |
1 |
| 153 |
1 |
1 |
| 154 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 169 |
1 |
1 |
| 171 |
1 |
1 |
| 173 |
1 |
1 |
| 174 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 176 |
1 |
1 |
| 177 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 182 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 186 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
| 195 |
1 |
1 |
| 196 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 201 |
1 |
1 |
| 202 |
1 |
1 |
| 203 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 208 |
1 |
1 |
| 209 |
1 |
1 |
| 210 |
1 |
1 |
| 211 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 230 |
1 |
1 |
| 231 |
1 |
1 |
| 232 |
1 |
1 |
| 234 |
1 |
1 |
| 235 |
1 |
1 |
| 236 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 239 |
1 |
1 |
| 240 |
1 |
1 |
| 241 |
1 |
1 |
| 242 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
tlul_lc_gate
| Total | Covered | Percent |
| Conditions | 18 | 18 | 100.00 |
| Logical | 18 | 18 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 149
EXPRESSION (tl_h2d_i.a_valid & tl_d2h_o.a_ready)
--------1------- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T4 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 150
EXPRESSION (tl_h2d_i.d_ready & tl_d2h_o.d_valid)
--------1------- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 155
EXPRESSION (a_ack && ((!d_ack)))
--1-- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T4 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 157
EXPRESSION (d_ack && ((!a_ack)))
--1-- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T4 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 176
EXPRESSION (outstanding_txn != '0)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T4 |
LINE 183
EXPRESSION (outstanding_txn == '0)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T6,T7,T8 |
| 1 | Covered | T1,T9,T10 |
LINE 210
EXPRESSION (outstanding_txn == '0)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T8,T11 |
| 1 | Covered | T1,T2,T3 |
FSM Coverage for Module :
tlul_lc_gate
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
5 |
4 |
80.00 |
(Not included in score) |
| Transitions |
7 |
4 |
57.14 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| StActive |
196 |
Covered |
T1,T2,T3 |
| StError |
184 |
Covered |
T1,T2,T3 |
| StErrorOutstanding |
203 |
Covered |
T1,T2,T3 |
| StFlush |
184 |
Not Covered |
|
| StOutstanding |
174 |
Covered |
T1,T9,T10 |
| transitions | Line No. | Covered | Tests |
| StActive->StOutstanding |
174 |
Covered |
T1,T9,T10 |
| StError->StErrorOutstanding |
203 |
Covered |
T1,T2,T3 |
| StErrorOutstanding->StActive |
211 |
Covered |
T1,T2,T3 |
| StFlush->StActive |
196 |
Not Covered |
|
| StFlush->StError |
194 |
Not Covered |
|
| StOutstanding->StError |
184 |
Covered |
T1,T9,T10 |
| StOutstanding->StFlush |
184 |
Not Covered |
|
Branch Coverage for Module :
tlul_lc_gate
| Line No. | Total | Covered | Percent |
| Branches |
|
24 |
23 |
95.83 |
| IF |
144 |
2 |
2 |
100.00 |
| IF |
153 |
4 |
4 |
100.00 |
| CASE |
171 |
14 |
13 |
92.86 |
| IF |
234 |
2 |
2 |
100.00 |
| IF |
239 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_tlul_lc_gate_0.1/rtl/tlul_lc_gate.sv' or '../src/lowrisc_tlul_lc_gate_0.1/rtl/tlul_lc_gate.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 144 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 153 if ((!rst_ni))
-2-: 155 if ((a_ack && (!d_ack)))
-3-: 157 if ((d_ack && (!a_ack)))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T2,T3,T4 |
| 0 |
0 |
1 |
Covered |
T2,T3,T4 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 171 case (state_q)
-2-: 173 if ((lc_ctrl_pkg::lc_tx_test_false_loose(lc_en_i) || flush_req_i))
-3-: 176 if ((outstanding_txn != '0))
-4-: 183 if ((outstanding_txn == '0))
-5-: 193 if (lc_ctrl_pkg::lc_tx_test_false_loose(lc_en_i))
-6-: 195 if ((!flush_req_i))
-7-: 202 if (lc_ctrl_pkg::lc_tx_test_true_strict(lc_en_i))
-8-: 210 if ((outstanding_txn == '0))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests |
| StActive |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T9,T10 |
| StActive |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| StActive |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T2,T3,T4 |
| StActive |
- |
0 |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| StOutstanding |
- |
- |
1 |
- |
- |
- |
- |
Covered |
T1,T9,T10 |
| StOutstanding |
- |
- |
0 |
- |
- |
- |
- |
Covered |
T6,T7,T8 |
| StFlush |
- |
- |
- |
1 |
- |
- |
- |
Covered |
T8,T11 |
| StFlush |
- |
- |
- |
0 |
1 |
- |
- |
Covered |
T8,T11 |
| StFlush |
- |
- |
- |
0 |
0 |
- |
- |
Not Covered |
|
| StError |
- |
- |
- |
- |
- |
1 |
- |
Covered |
T1,T2,T3 |
| StError |
- |
- |
- |
- |
- |
0 |
- |
Covered |
T1,T9,T10 |
| StErrorOutstanding |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T1,T2,T3 |
| StErrorOutstanding |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T8,T11 |
| default |
- |
- |
- |
- |
- |
- |
- |
Covered |
T12,T13,T8 |
LineNo. Expression
-1-: 234 if (lc_ctrl_pkg::lc_tx_test_true_loose(err_en))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 239 if (block_cmd)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
tlul_lc_gate
Assertion Details
OutStandingOvfl_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
850153566 |
0 |
0 |
0 |
u_state_regs_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
850153566 |
848389930 |
0 |
0 |
| T1 |
3058 |
2566 |
0 |
0 |
| T2 |
572194 |
572062 |
0 |
0 |
| T3 |
1558006 |
1557746 |
0 |
0 |
| T4 |
525280 |
525178 |
0 |
0 |
| T5 |
1982 |
1830 |
0 |
0 |
| T9 |
7224 |
5954 |
0 |
0 |
| T14 |
1644610 |
1644310 |
0 |
0 |
| T15 |
8026 |
7806 |
0 |
0 |
| T16 |
92004 |
91866 |
0 |
0 |
| T17 |
219628 |
219438 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prog_tl_gate
| Line No. | Total | Covered | Percent |
| TOTAL | | 51 | 51 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| ALWAYS | 144 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 149 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| ALWAYS | 153 | 6 | 6 | 100.00 |
| ALWAYS | 164 | 28 | 28 | 100.00 |
| ALWAYS | 230 | 10 | 10 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_lc_gate_0.1/rtl/tlul_lc_gate.sv' or '../src/lowrisc_tlul_lc_gate_0.1/rtl/tlul_lc_gate.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 144 |
3 |
3 |
| 149 |
1 |
1 |
| 150 |
1 |
1 |
| 153 |
1 |
1 |
| 154 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 169 |
1 |
1 |
| 171 |
1 |
1 |
| 173 |
1 |
1 |
| 174 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 176 |
1 |
1 |
| 177 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 182 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 186 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
| 195 |
1 |
1 |
| 196 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 201 |
1 |
1 |
| 202 |
1 |
1 |
| 203 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 208 |
1 |
1 |
| 209 |
1 |
1 |
| 210 |
1 |
1 |
| 211 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 230 |
1 |
1 |
| 231 |
1 |
1 |
| 232 |
1 |
1 |
| 234 |
1 |
1 |
| 235 |
1 |
1 |
| 236 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 239 |
1 |
1 |
| 240 |
1 |
1 |
| 241 |
1 |
1 |
| 242 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_prog_tl_gate
| Total | Covered | Percent |
| Conditions | 18 | 16 | 88.89 |
| Logical | 18 | 16 | 88.89 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 149
EXPRESSION (tl_h2d_i.a_valid & tl_d2h_o.a_ready)
--------1------- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 150
EXPRESSION (tl_h2d_i.d_ready & tl_d2h_o.d_valid)
--------1------- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 155
EXPRESSION (a_ack && ((!d_ack)))
--1-- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 157
EXPRESSION (d_ack && ((!a_ack)))
--1-- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T4,T5 |
LINE 176
EXPRESSION (outstanding_txn != '0)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T4,T5 |
LINE 183
EXPRESSION (outstanding_txn == '0)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T6,T7,T8 |
| 1 | Covered | T1,T9,T10 |
LINE 210
EXPRESSION (outstanding_txn == '0)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T8,T11 |
| 1 | Covered | T1,T2,T3 |
FSM Coverage for Instance : tb.dut.u_prog_tl_gate
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
5 |
4 |
80.00 |
(Not included in score) |
| Transitions |
7 |
4 |
57.14 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| StActive |
196 |
Covered |
T1,T2,T3 |
| StError |
184 |
Covered |
T1,T2,T3 |
| StErrorOutstanding |
203 |
Covered |
T1,T2,T3 |
| StFlush |
184 |
Not Covered |
|
| StOutstanding |
174 |
Covered |
T1,T9,T10 |
| transitions | Line No. | Covered | Tests |
| StActive->StOutstanding |
174 |
Covered |
T1,T9,T10 |
| StError->StErrorOutstanding |
203 |
Covered |
T1,T2,T3 |
| StErrorOutstanding->StActive |
211 |
Covered |
T1,T2,T3 |
| StFlush->StActive |
196 |
Not Covered |
|
| StFlush->StError |
194 |
Not Covered |
|
| StOutstanding->StError |
184 |
Covered |
T1,T9,T10 |
| StOutstanding->StFlush |
184 |
Not Covered |
|
Branch Coverage for Instance : tb.dut.u_prog_tl_gate
| Line No. | Total | Covered | Percent |
| Branches |
|
24 |
23 |
95.83 |
| IF |
144 |
2 |
2 |
100.00 |
| IF |
153 |
4 |
4 |
100.00 |
| CASE |
171 |
14 |
13 |
92.86 |
| IF |
234 |
2 |
2 |
100.00 |
| IF |
239 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_tlul_lc_gate_0.1/rtl/tlul_lc_gate.sv' or '../src/lowrisc_tlul_lc_gate_0.1/rtl/tlul_lc_gate.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 144 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 153 if ((!rst_ni))
-2-: 155 if ((a_ack && (!d_ack)))
-3-: 157 if ((d_ack && (!a_ack)))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T2,T4,T5 |
| 0 |
0 |
1 |
Covered |
T2,T4,T5 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 171 case (state_q)
-2-: 173 if ((lc_ctrl_pkg::lc_tx_test_false_loose(lc_en_i) || flush_req_i))
-3-: 176 if ((outstanding_txn != '0))
-4-: 183 if ((outstanding_txn == '0))
-5-: 193 if (lc_ctrl_pkg::lc_tx_test_false_loose(lc_en_i))
-6-: 195 if ((!flush_req_i))
-7-: 202 if (lc_ctrl_pkg::lc_tx_test_true_strict(lc_en_i))
-8-: 210 if ((outstanding_txn == '0))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests |
| StActive |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T9,T10 |
| StActive |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| StActive |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T2,T4,T5 |
| StActive |
- |
0 |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| StOutstanding |
- |
- |
1 |
- |
- |
- |
- |
Covered |
T1,T9,T10 |
| StOutstanding |
- |
- |
0 |
- |
- |
- |
- |
Covered |
T6,T7,T8 |
| StFlush |
- |
- |
- |
1 |
- |
- |
- |
Covered |
T8,T11 |
| StFlush |
- |
- |
- |
0 |
1 |
- |
- |
Covered |
T8,T11 |
| StFlush |
- |
- |
- |
0 |
0 |
- |
- |
Not Covered |
|
| StError |
- |
- |
- |
- |
- |
1 |
- |
Covered |
T1,T2,T3 |
| StError |
- |
- |
- |
- |
- |
0 |
- |
Covered |
T1,T9,T10 |
| StErrorOutstanding |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T1,T2,T3 |
| StErrorOutstanding |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T8,T11 |
| default |
- |
- |
- |
- |
- |
- |
- |
Covered |
T12,T13,T8 |
LineNo. Expression
-1-: 234 if (lc_ctrl_pkg::lc_tx_test_true_loose(err_en))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 239 if (block_cmd)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prog_tl_gate
Assertion Details
OutStandingOvfl_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
425076783 |
0 |
0 |
0 |
u_state_regs_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
425076783 |
424194965 |
0 |
0 |
| T1 |
1529 |
1283 |
0 |
0 |
| T2 |
286097 |
286031 |
0 |
0 |
| T3 |
779003 |
778873 |
0 |
0 |
| T4 |
262640 |
262589 |
0 |
0 |
| T5 |
991 |
915 |
0 |
0 |
| T9 |
3612 |
2977 |
0 |
0 |
| T14 |
822305 |
822155 |
0 |
0 |
| T15 |
4013 |
3903 |
0 |
0 |
| T16 |
46002 |
45933 |
0 |
0 |
| T17 |
109814 |
109719 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tl_gate
| Line No. | Total | Covered | Percent |
| TOTAL | | 51 | 51 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| ALWAYS | 144 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 149 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| ALWAYS | 153 | 6 | 6 | 100.00 |
| ALWAYS | 164 | 28 | 28 | 100.00 |
| ALWAYS | 230 | 10 | 10 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_lc_gate_0.1/rtl/tlul_lc_gate.sv' or '../src/lowrisc_tlul_lc_gate_0.1/rtl/tlul_lc_gate.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 144 |
3 |
3 |
| 149 |
1 |
1 |
| 150 |
1 |
1 |
| 153 |
1 |
1 |
| 154 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 157 |
1 |
1 |
| 158 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 169 |
1 |
1 |
| 171 |
1 |
1 |
| 173 |
1 |
1 |
| 174 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 176 |
1 |
1 |
| 177 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 182 |
1 |
1 |
| 183 |
1 |
1 |
| 184 |
1 |
1 |
| 186 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
| 195 |
1 |
1 |
| 196 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
| 201 |
1 |
1 |
| 202 |
1 |
1 |
| 203 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 208 |
1 |
1 |
| 209 |
1 |
1 |
| 210 |
1 |
1 |
| 211 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 230 |
1 |
1 |
| 231 |
1 |
1 |
| 232 |
1 |
1 |
| 234 |
1 |
1 |
| 235 |
1 |
1 |
| 236 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 239 |
1 |
1 |
| 240 |
1 |
1 |
| 241 |
1 |
1 |
| 242 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_tl_gate
| Total | Covered | Percent |
| Conditions | 18 | 18 | 100.00 |
| Logical | 18 | 18 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 149
EXPRESSION (tl_h2d_i.a_valid & tl_d2h_o.a_ready)
--------1------- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T4 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 150
EXPRESSION (tl_h2d_i.d_ready & tl_d2h_o.d_valid)
--------1------- --------2-------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T15,T16,T17 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 155
EXPRESSION (a_ack && ((!d_ack)))
--1-- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T4 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 157
EXPRESSION (d_ack && ((!a_ack)))
--1-- -----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T4 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 176
EXPRESSION (outstanding_txn != '0)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T4 |
LINE 183
EXPRESSION (outstanding_txn == '0)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T8,T18,T11 |
| 1 | Covered | T1,T9,T10 |
LINE 210
EXPRESSION (outstanding_txn == '0)
-----------1-----------
| -1- | Status | Tests |
| 0 | Covered | T8,T11 |
| 1 | Covered | T1,T2,T3 |
FSM Coverage for Instance : tb.dut.u_tl_gate
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
5 |
4 |
80.00 |
(Not included in score) |
| Transitions |
7 |
4 |
57.14 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| StActive |
196 |
Covered |
T1,T2,T3 |
| StError |
184 |
Covered |
T1,T2,T3 |
| StErrorOutstanding |
203 |
Covered |
T1,T2,T3 |
| StFlush |
184 |
Not Covered |
|
| StOutstanding |
174 |
Covered |
T1,T9,T10 |
| transitions | Line No. | Covered | Tests |
| StActive->StOutstanding |
174 |
Covered |
T1,T9,T10 |
| StError->StErrorOutstanding |
203 |
Covered |
T1,T2,T3 |
| StErrorOutstanding->StActive |
211 |
Covered |
T1,T2,T3 |
| StFlush->StActive |
196 |
Not Covered |
|
| StFlush->StError |
194 |
Not Covered |
|
| StOutstanding->StError |
184 |
Covered |
T1,T9,T10 |
| StOutstanding->StFlush |
184 |
Not Covered |
|
Branch Coverage for Instance : tb.dut.u_tl_gate
| Line No. | Total | Covered | Percent |
| Branches |
|
24 |
23 |
95.83 |
| IF |
144 |
2 |
2 |
100.00 |
| IF |
153 |
4 |
4 |
100.00 |
| CASE |
171 |
14 |
13 |
92.86 |
| IF |
234 |
2 |
2 |
100.00 |
| IF |
239 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_tlul_lc_gate_0.1/rtl/tlul_lc_gate.sv' or '../src/lowrisc_tlul_lc_gate_0.1/rtl/tlul_lc_gate.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 144 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 153 if ((!rst_ni))
-2-: 155 if ((a_ack && (!d_ack)))
-3-: 157 if ((d_ack && (!a_ack)))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T2,T3,T4 |
| 0 |
0 |
1 |
Covered |
T2,T3,T4 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 171 case (state_q)
-2-: 173 if ((lc_ctrl_pkg::lc_tx_test_false_loose(lc_en_i) || flush_req_i))
-3-: 176 if ((outstanding_txn != '0))
-4-: 183 if ((outstanding_txn == '0))
-5-: 193 if (lc_ctrl_pkg::lc_tx_test_false_loose(lc_en_i))
-6-: 195 if ((!flush_req_i))
-7-: 202 if (lc_ctrl_pkg::lc_tx_test_true_strict(lc_en_i))
-8-: 210 if ((outstanding_txn == '0))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests |
| StActive |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T9,T10 |
| StActive |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| StActive |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T2,T3,T4 |
| StActive |
- |
0 |
- |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
| StOutstanding |
- |
- |
1 |
- |
- |
- |
- |
Covered |
T1,T9,T10 |
| StOutstanding |
- |
- |
0 |
- |
- |
- |
- |
Covered |
T8,T18,T11 |
| StFlush |
- |
- |
- |
1 |
- |
- |
- |
Covered |
T8,T11 |
| StFlush |
- |
- |
- |
0 |
1 |
- |
- |
Covered |
T8,T11 |
| StFlush |
- |
- |
- |
0 |
0 |
- |
- |
Not Covered |
|
| StError |
- |
- |
- |
- |
- |
1 |
- |
Covered |
T1,T2,T3 |
| StError |
- |
- |
- |
- |
- |
0 |
- |
Covered |
T1,T9,T10 |
| StErrorOutstanding |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T1,T2,T3 |
| StErrorOutstanding |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T8,T11 |
| default |
- |
- |
- |
- |
- |
- |
- |
Covered |
T12,T13,T8 |
LineNo. Expression
-1-: 234 if (lc_ctrl_pkg::lc_tx_test_true_loose(err_en))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 239 if (block_cmd)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_gate
Assertion Details
OutStandingOvfl_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
425076783 |
0 |
0 |
0 |
u_state_regs_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
425076783 |
424194965 |
0 |
0 |
| T1 |
1529 |
1283 |
0 |
0 |
| T2 |
286097 |
286031 |
0 |
0 |
| T3 |
779003 |
778873 |
0 |
0 |
| T4 |
262640 |
262589 |
0 |
0 |
| T5 |
991 |
915 |
0 |
0 |
| T9 |
3612 |
2977 |
0 |
0 |
| T14 |
822305 |
822155 |
0 |
0 |
| T15 |
4013 |
3903 |
0 |
0 |
| T16 |
46002 |
45933 |
0 |
0 |
| T17 |
109814 |
109719 |
0 |
0 |