dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
67.47 85.71 38.46 85.71 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
72.63 94.44 54.84 81.25 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.89 100.00 65.22 85.71 84.62 u_to_prog_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.48 100.00 66.67 77.78


Module Instance : tb.dut.u_to_prog_fifo.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
71.27 92.31 47.06 85.71 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
69.33 91.43 57.14 68.75 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.89 100.00 65.22 85.71 84.62 u_to_prog_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 71.04 90.91 66.67 55.56


Module Instance : tb.dut.u_prog_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.83 100.00 83.33 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.73 100.00 90.91 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
84.89 97.12 87.20 98.44 100.00 41.67 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_to_rd_fifo.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.52 94.20 73.11 82.76 100.00 u_to_rd_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.52 94.20 73.11 82.76 100.00 u_to_rd_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_to_rd_fifo.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.23 100.00 74.47 70.00 91.67 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.52 94.20 73.11 82.76 100.00 u_to_rd_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 77.64 100.00 73.91 70.00 66.67


Module Instance : tb.dut.u_sw_rd_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.79 100.00 79.17 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.67 95.12 88.64 90.91 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
84.89 97.12 87.20 98.44 100.00 41.67 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 92.40 92.59 100.00 84.62


Module Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.53 100.00 86.11 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.55 100.00 81.67 96.55 100.00 u_tl_adapter_eflash


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.53 100.00 86.11 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.55 100.00 81.67 96.55 100.00 u_tl_adapter_eflash


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00

Go back
Module Instances:
tb.dut.u_to_prog_fifo.u_sramreqfifo
tb.dut.u_to_prog_fifo.u_rspfifo
tb.dut.u_prog_fifo
tb.dut.u_to_rd_fifo.u_reqfifo
tb.dut.u_to_rd_fifo.u_sramreqfifo
tb.dut.u_to_rd_fifo.u_rspfifo
tb.dut.u_sw_rd_fifo
tb.dut.u_tl_adapter_eflash.u_reqfifo
tb.dut.u_tl_adapter_eflash.u_sramreqfifo
Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10100
CONT_ASSIGN108100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 unreachable
108 0 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
TotalCoveredPercent
Conditions13538.46
Logical13538.46
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Unreachable
101Not Covered
110Unreachable
111Unreachable

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 6 85.71
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T20,T23,T24
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 348705990 0 0 0
DepthKnown_A 348705990 348098510 0 0
RvalidKnown_A 348705990 348098510 0 0
WreadyKnown_A 348705990 348098510 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 348705990 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 0 0 0

Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
Line No.TotalCoveredPercent
TOTAL131292.31
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10000
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS11111100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 unreachable
101 1 1
108 0 1
111 1 1
112 unreachable
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
TotalCoveredPercent
Conditions17847.06
Logical17847.06
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Unreachable
110Unreachable
111Unreachable

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Unreachable

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Unreachable
10CoveredT1,T2,T3
11Unreachable

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Unreachable
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
Line No.TotalCoveredPercent
Branches 7 6 85.71
TERNARY 130 1 1 100.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 1 1 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Unreachable
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Unreachable
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 348705990 0 0 0
DepthKnown_A 348705990 348098510 0 0
RvalidKnown_A 348705990 348098510 0 0
WreadyKnown_A 348705990 348098510 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 348705990 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 0 0 0

Line Coverage for Instance : tb.dut.u_prog_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_prog_fifo
TotalCoveredPercent
Conditions242083.33
Logical242083.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T4,T6
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT49,T73,T88
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T3
110Not Covered
111CoveredT1,T2,T3

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_prog_fifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_prog_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 348705990 142904898 0 0
DepthKnown_A 348705990 348098510 0 0
RvalidKnown_A 348705990 348098510 0 0
WreadyKnown_A 348705990 348098510 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 348705990 142904898 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 142904898 0 0
T1 400453 217536 0 0
T2 434329 26982 0 0
T3 95517 8575 0 0
T4 967 94 0 0
T5 3254 114 0 0
T6 470651 331720 0 0
T10 64403 19085 0 0
T15 82348 13533 0 0
T25 1269 0 0 0
T26 782859 323371 0 0
T49 0 16785 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 142904898 0 0
T1 400453 217536 0 0
T2 434329 26982 0 0
T3 95517 8575 0 0
T4 967 94 0 0
T5 3254 114 0 0
T6 470651 331720 0 0
T10 64403 19085 0 0
T15 82348 13533 0 0
T25 1269 0 0 0
T26 782859 323371 0 0
T49 0 16785 0 0

Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T5,T15
110Not Covered
111CoveredT2,T3,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 348705990 4043797 0 0
DepthKnown_A 348705990 348098510 0 0
RvalidKnown_A 348705990 348098510 0 0
WreadyKnown_A 348705990 348098510 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 348705990 4043797 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 4043797 0 0
T2 434329 1041 0 0
T3 95517 205 0 0
T4 967 0 0 0
T5 3254 101 0 0
T6 470651 13276 0 0
T10 64403 0 0 0
T15 82348 1168 0 0
T16 0 11132 0 0
T25 1269 0 0 0
T26 782859 137728 0 0
T42 0 172 0 0
T49 187575 25639 0 0
T73 0 8192 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 4043797 0 0
T2 434329 1041 0 0
T3 95517 205 0 0
T4 967 0 0 0
T5 3254 101 0 0
T6 470651 13276 0 0
T10 64403 0 0 0
T15 82348 1168 0 0
T16 0 11132 0 0
T25 1269 0 0 0
T26 782859 137728 0 0
T42 0 172 0 0
T49 187575 25639 0 0
T73 0 8192 0 0

Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT2,T3,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 348705990 3266247 0 0
DepthKnown_A 348705990 348098510 0 0
RvalidKnown_A 348705990 348098510 0 0
WreadyKnown_A 348705990 348098510 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 348705990 3266247 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 3266247 0 0
T2 434329 1041 0 0
T3 95517 41 0 0
T4 967 0 0 0
T5 3254 34 0 0
T6 470651 13276 0 0
T10 64403 0 0 0
T15 82348 1168 0 0
T16 0 11132 0 0
T25 1269 0 0 0
T26 782859 137728 0 0
T42 0 172 0 0
T49 187575 5632 0 0
T73 0 8192 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 3266247 0 0
T2 434329 1041 0 0
T3 95517 41 0 0
T4 967 0 0 0
T5 3254 34 0 0
T6 470651 13276 0 0
T10 64403 0 0 0
T15 82348 1168 0 0
T16 0 11132 0 0
T25 1269 0 0 0
T26 782859 137728 0 0
T42 0 172 0 0
T49 187575 5632 0 0
T73 0 8192 0 0

Line Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T5,T49
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T5,T15
110Not Covered
111CoveredT2,T3,T5

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T3,T5

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT2,T3,T5

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT3,T5,T49
10CoveredT2,T3,T5
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T3,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_rd_fifo.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 348705990 4043797 0 0
DepthKnown_A 348705990 348098510 0 0
RvalidKnown_A 348705990 348098510 0 0
WreadyKnown_A 348705990 348098510 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 348705990 4043797 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 4043797 0 0
T2 434329 1041 0 0
T3 95517 205 0 0
T4 967 0 0 0
T5 3254 101 0 0
T6 470651 13276 0 0
T10 64403 0 0 0
T15 82348 1168 0 0
T16 0 11132 0 0
T25 1269 0 0 0
T26 782859 137728 0 0
T42 0 172 0 0
T49 187575 25639 0 0
T73 0 8192 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 4043797 0 0
T2 434329 1041 0 0
T3 95517 205 0 0
T4 967 0 0 0
T5 3254 101 0 0
T6 470651 13276 0 0
T10 64403 0 0 0
T15 82348 1168 0 0
T16 0 11132 0 0
T25 1269 0 0 0
T26 782859 137728 0 0
T42 0 172 0 0
T49 187575 25639 0 0
T73 0 8192 0 0

Line Coverage for Instance : tb.dut.u_sw_rd_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_sw_rd_fifo
TotalCoveredPercent
Conditions241979.17
Logical241979.17
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT49,T73,T88
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T3,T5
110Not Covered
111CoveredT2,T3,T5

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T3,T5

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT2,T5,T15
10CoveredT1,T2,T3
11CoveredT2,T3,T5

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT2,T3,T5
10CoveredT2,T3,T5
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_sw_rd_fifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T3,T5
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sw_rd_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 348705990 47712771 0 0
DepthKnown_A 348705990 348098510 0 0
RvalidKnown_A 348705990 348098510 0 0
WreadyKnown_A 348705990 348098510 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 348705990 47712771 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 47712771 0 0
T2 434329 4314 0 0
T3 95517 355 0 0
T4 967 0 0 0
T5 3254 292 0 0
T6 470651 51016 0 0
T10 64403 0 0 0
T15 82348 16104 0 0
T16 0 42887 0 0
T25 1269 0 0 0
T26 782859 192933 0 0
T42 0 353 0 0
T49 187575 119162 0 0
T73 0 32785 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 47712771 0 0
T2 434329 4314 0 0
T3 95517 355 0 0
T4 967 0 0 0
T5 3254 292 0 0
T6 470651 51016 0 0
T10 64403 0 0 0
T15 82348 16104 0 0
T16 0 42887 0 0
T25 1269 0 0 0
T26 782859 192933 0 0
T42 0 353 0 0
T49 187575 119162 0 0
T73 0 32785 0 0

Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT6,T16,T17
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT4,T6,T26

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT4,T6,T26

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT4,T6,T26
110Not Covered
111CoveredT4,T6,T26

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT4,T6,T26
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T4,T6,T26


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T4,T6,T26
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 348705990 30794120 0 0
DepthKnown_A 348705990 348098510 0 0
RvalidKnown_A 348705990 348098510 0 0
WreadyKnown_A 348705990 348098510 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 348705990 30794120 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 30794120 0 0
T4 967 2 0 0
T5 3254 0 0 0
T6 470651 106168 0 0
T10 64403 0 0 0
T11 0 40 0 0
T15 82348 0 0 0
T16 0 28064 0 0
T17 0 29272 0 0
T21 0 35 0 0
T25 1269 0 0 0
T26 782859 525926 0 0
T49 187575 0 0 0
T55 0 28 0 0
T61 1114 0 0 0
T64 0 203 0 0
T73 73281 0 0 0
T87 0 75 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 30794120 0 0
T4 967 2 0 0
T5 3254 0 0 0
T6 470651 106168 0 0
T10 64403 0 0 0
T11 0 40 0 0
T15 82348 0 0 0
T16 0 28064 0 0
T17 0 29272 0 0
T21 0 35 0 0
T25 1269 0 0 0
T26 782859 525926 0 0
T49 187575 0 0 0
T55 0 28 0 0
T61 1114 0 0 0
T64 0 203 0 0
T73 73281 0 0 0
T87 0 75 0 0

Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT6,T16,T17
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT4,T6,T26

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT4,T6,T26

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT4,T6,T26
110Not Covered
111CoveredT4,T6,T26

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT4,T6,T26
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T4,T6,T26


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T4,T6,T26
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 348705990 30158664 0 0
DepthKnown_A 348705990 348098510 0 0
RvalidKnown_A 348705990 348098510 0 0
WreadyKnown_A 348705990 348098510 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 348705990 30158664 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 30158664 0 0
T4 967 2 0 0
T5 3254 0 0 0
T6 470651 106168 0 0
T10 64403 0 0 0
T11 0 40 0 0
T15 82348 0 0 0
T16 0 28064 0 0
T17 0 29272 0 0
T21 0 35 0 0
T25 1269 0 0 0
T26 782859 196608 0 0
T49 187575 0 0 0
T55 0 28 0 0
T61 1114 0 0 0
T64 0 203 0 0
T73 73281 0 0 0
T87 0 15 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 348098510 0 0
T1 400453 400435 0 0
T2 434329 434232 0 0
T3 95517 95384 0 0
T4 967 822 0 0
T5 3254 3167 0 0
T6 470651 470596 0 0
T10 64403 64352 0 0
T15 82348 78546 0 0
T25 1269 1199 0 0
T26 782859 782851 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 348705990 30158664 0 0
T4 967 2 0 0
T5 3254 0 0 0
T6 470651 106168 0 0
T10 64403 0 0 0
T11 0 40 0 0
T15 82348 0 0 0
T16 0 28064 0 0
T17 0 29272 0 0
T21 0 35 0 0
T25 1269 0 0 0
T26 782859 196608 0 0
T49 187575 0 0 0
T55 0 28 0 0
T61 1114 0 0 0
T64 0 203 0 0
T73 73281 0 0 0
T87 0 15 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%