Line Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Module :
flash_phy_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T5 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T6,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T5 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T6,T5 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T22,T25 |
1 | 1 | Covered | T2,T6,T5 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T6,T5 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T22,T25 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T5 |
Branch Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T6,T5 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T6,T5 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T2,T6,T5 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T2,T6,T5 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
727946408 |
6208540 |
0 |
0 |
T2 |
707238 |
50097 |
0 |
0 |
T3 |
2366 |
0 |
0 |
0 |
T4 |
2966 |
0 |
0 |
0 |
T5 |
278182 |
249 |
0 |
0 |
T6 |
1519630 |
913 |
0 |
0 |
T7 |
262188 |
512 |
0 |
0 |
T11 |
5164 |
10 |
0 |
0 |
T14 |
0 |
33273 |
0 |
0 |
T17 |
118426 |
22422 |
0 |
0 |
T18 |
0 |
21299 |
0 |
0 |
T22 |
1612 |
11 |
0 |
0 |
T23 |
7252 |
0 |
0 |
0 |
T24 |
0 |
4784 |
0 |
0 |
T25 |
0 |
268800 |
0 |
0 |
T63 |
0 |
58 |
0 |
0 |
T64 |
0 |
335 |
0 |
0 |
T78 |
0 |
146 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
727946408 |
726596510 |
0 |
0 |
T1 |
7662 |
6510 |
0 |
0 |
T2 |
707238 |
707060 |
0 |
0 |
T3 |
2366 |
2188 |
0 |
0 |
T4 |
2966 |
2492 |
0 |
0 |
T5 |
278182 |
278180 |
0 |
0 |
T6 |
1519630 |
1519516 |
0 |
0 |
T7 |
262188 |
262046 |
0 |
0 |
T11 |
5164 |
5028 |
0 |
0 |
T17 |
118426 |
118270 |
0 |
0 |
T22 |
1612 |
1440 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
727946408 |
6208546 |
0 |
0 |
T2 |
707238 |
50097 |
0 |
0 |
T3 |
2366 |
0 |
0 |
0 |
T4 |
2966 |
0 |
0 |
0 |
T5 |
278182 |
249 |
0 |
0 |
T6 |
1519630 |
913 |
0 |
0 |
T7 |
262188 |
512 |
0 |
0 |
T11 |
5164 |
10 |
0 |
0 |
T14 |
0 |
33273 |
0 |
0 |
T17 |
118426 |
22422 |
0 |
0 |
T18 |
0 |
21299 |
0 |
0 |
T22 |
1612 |
11 |
0 |
0 |
T23 |
7252 |
0 |
0 |
0 |
T24 |
0 |
4784 |
0 |
0 |
T25 |
0 |
268800 |
0 |
0 |
T63 |
0 |
58 |
0 |
0 |
T64 |
0 |
335 |
0 |
0 |
T78 |
0 |
146 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
727946409 |
16055912 |
0 |
0 |
T1 |
3831 |
172 |
0 |
0 |
T2 |
707238 |
50129 |
0 |
0 |
T3 |
2366 |
32 |
0 |
0 |
T4 |
2966 |
65 |
0 |
0 |
T5 |
278182 |
263974 |
0 |
0 |
T6 |
1519630 |
945 |
0 |
0 |
T7 |
262188 |
544 |
0 |
0 |
T11 |
5164 |
42 |
0 |
0 |
T14 |
0 |
15034 |
0 |
0 |
T17 |
118426 |
22454 |
0 |
0 |
T18 |
0 |
10428 |
0 |
0 |
T22 |
1612 |
43 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T63 |
0 |
58 |
0 |
0 |
T64 |
0 |
335 |
0 |
0 |
T78 |
0 |
146 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T5 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T6,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T5 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T6,T5 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T25,T63 |
1 | 1 | Covered | T2,T6,T5 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T6,T5 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T25,T63 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T6,T5 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T6,T5 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T2,T6,T5 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T2,T6,T5 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
3188368 |
0 |
0 |
T2 |
353619 |
26790 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
141 |
0 |
0 |
T6 |
759815 |
341 |
0 |
0 |
T7 |
131094 |
512 |
0 |
0 |
T11 |
2582 |
10 |
0 |
0 |
T14 |
0 |
18239 |
0 |
0 |
T17 |
59213 |
11743 |
0 |
0 |
T18 |
0 |
10871 |
0 |
0 |
T22 |
806 |
0 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T24 |
0 |
4784 |
0 |
0 |
T25 |
0 |
268800 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
3188372 |
0 |
0 |
T2 |
353619 |
26790 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
141 |
0 |
0 |
T6 |
759815 |
341 |
0 |
0 |
T7 |
131094 |
512 |
0 |
0 |
T11 |
2582 |
10 |
0 |
0 |
T14 |
0 |
18239 |
0 |
0 |
T17 |
59213 |
11743 |
0 |
0 |
T18 |
0 |
10871 |
0 |
0 |
T22 |
806 |
0 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T24 |
0 |
4784 |
0 |
0 |
T25 |
0 |
268800 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973205 |
8505119 |
0 |
0 |
T1 |
3831 |
172 |
0 |
0 |
T2 |
353619 |
26822 |
0 |
0 |
T3 |
1183 |
32 |
0 |
0 |
T4 |
1483 |
65 |
0 |
0 |
T5 |
139091 |
132781 |
0 |
0 |
T6 |
759815 |
373 |
0 |
0 |
T7 |
131094 |
544 |
0 |
0 |
T11 |
2582 |
42 |
0 |
0 |
T17 |
59213 |
11775 |
0 |
0 |
T22 |
806 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T27,T28 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T5 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T6,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T5 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T6,T5 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T22,T18 |
1 | 1 | Covered | T2,T6,T5 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T6,T5 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T22,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T6,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_ip_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T6,T5 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T6,T5 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T2,T6,T5 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T2,T6,T5 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
3020172 |
0 |
0 |
T2 |
353619 |
23307 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
108 |
0 |
0 |
T6 |
759815 |
572 |
0 |
0 |
T7 |
131094 |
0 |
0 |
0 |
T11 |
2582 |
0 |
0 |
0 |
T14 |
0 |
15034 |
0 |
0 |
T17 |
59213 |
10679 |
0 |
0 |
T18 |
0 |
10428 |
0 |
0 |
T22 |
806 |
11 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T63 |
0 |
58 |
0 |
0 |
T64 |
0 |
335 |
0 |
0 |
T78 |
0 |
146 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
3020174 |
0 |
0 |
T2 |
353619 |
23307 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
108 |
0 |
0 |
T6 |
759815 |
572 |
0 |
0 |
T7 |
131094 |
0 |
0 |
0 |
T11 |
2582 |
0 |
0 |
0 |
T14 |
0 |
15034 |
0 |
0 |
T17 |
59213 |
10679 |
0 |
0 |
T18 |
0 |
10428 |
0 |
0 |
T22 |
806 |
11 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T63 |
0 |
58 |
0 |
0 |
T64 |
0 |
335 |
0 |
0 |
T78 |
0 |
146 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
7550793 |
0 |
0 |
T2 |
353619 |
23307 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
131193 |
0 |
0 |
T6 |
759815 |
572 |
0 |
0 |
T7 |
131094 |
0 |
0 |
0 |
T11 |
2582 |
0 |
0 |
0 |
T14 |
0 |
15034 |
0 |
0 |
T17 |
59213 |
10679 |
0 |
0 |
T18 |
0 |
10428 |
0 |
0 |
T22 |
806 |
11 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T63 |
0 |
58 |
0 |
0 |
T64 |
0 |
335 |
0 |
0 |
T78 |
0 |
146 |
0 |
0 |