dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_to_prog_fifo.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.89 100.00 65.22 85.71 84.62 u_to_prog_fifo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 90.30 100.00 80.00 90.91

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
tb.dut.u_to_prog_fifo.u_reqfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 366471966 27266075 0 0
DepthKnown_A 366471966 365703081 0 0
RvalidKnown_A 366471966 365703081 0 0
WreadyKnown_A 366471966 365703081 0 0
gen_passthru_fifo.paramCheckPass 1088 1088 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 27266075 0 0
T1 3831 112 0 0
T2 353619 180891 0 0
T3 1183 58 0 0
T4 1483 107 0 0
T5 139091 158549 0 0
T6 759815 379300 0 0
T7 131094 18572 0 0
T11 2582 167 0 0
T17 59213 33370 0 0
T22 806 117 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1088 1088 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T17 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 366471966 39334557 0 0
DepthKnown_A 366471966 365703081 0 0
RvalidKnown_A 366471966 365703081 0 0
WreadyKnown_A 366471966 365703081 0 0
gen_passthru_fifo.paramCheckPass 1088 1088 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 39334557 0 0
T1 3831 462 0 0
T2 353619 171612 0 0
T3 1183 58 0 0
T4 1483 107 0 0
T5 139091 157240 0 0
T6 759815 379300 0 0
T7 131094 18572 0 0
T11 2582 720 0 0
T17 59213 24719 0 0
T22 806 117 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1088 1088 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T17 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 366471966 1953863 0 0
DepthKnown_A 366471966 365703081 0 0
RvalidKnown_A 366471966 365703081 0 0
WreadyKnown_A 366471966 365703081 0 0
gen_passthru_fifo.paramCheckPass 1088 1088 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 1953863 0 0
T2 353619 11972 0 0
T3 1183 0 0 0
T4 1483 0 0 0
T5 139091 1313 0 0
T6 759815 901 0 0
T7 131094 3072 0 0
T11 2582 11 0 0
T17 59213 0 0 0
T22 806 0 0 0
T23 3626 0 0 0
T24 0 2376 0 0
T25 0 137728 0 0
T30 0 12870 0 0
T31 0 8804 0 0
T63 0 124 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1088 1088 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T17 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 366471966 3619337 0 0
DepthKnown_A 366471966 365703081 0 0
RvalidKnown_A 366471966 365703081 0 0
WreadyKnown_A 366471966 365703081 0 0
gen_passthru_fifo.paramCheckPass 1088 1088 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 3619337 0 0
T2 353619 11972 0 0
T3 1183 0 0 0
T4 1483 0 0 0
T5 139091 163 0 0
T6 759815 901 0 0
T7 131094 3072 0 0
T11 2582 46 0 0
T17 59213 0 0 0
T22 806 0 0 0
T23 3626 0 0 0
T24 0 10608 0 0
T25 0 428405 0 0
T30 0 12870 0 0
T31 0 8804 0 0
T63 0 20 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1088 1088 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T17 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 366471966 3896655 0 0
DepthKnown_A 366471966 365703081 0 0
RvalidKnown_A 366471966 365703081 0 0
WreadyKnown_A 366471966 365703081 0 0
gen_passthru_fifo.paramCheckPass 1088 1088 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 3896655 0 0
T2 353619 19689 0 0
T3 1183 0 0 0
T4 1483 0 0 0
T5 139091 421 0 0
T6 759815 1055 0 0
T7 131094 7168 0 0
T11 2582 10 0 0
T17 59213 17127 0 0
T18 0 12557 0 0
T22 806 0 0 0
T23 3626 0 0 0
T24 0 4784 0 0
T25 0 137728 0 0
T78 0 146 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1088 1088 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T17 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 366471966 5254693 0 0
DepthKnown_A 366471966 365703081 0 0
RvalidKnown_A 366471966 365703081 0 0
WreadyKnown_A 366471966 365703081 0 0
gen_passthru_fifo.paramCheckPass 1088 1088 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 5254693 0 0
T2 353619 10410 0 0
T3 1183 0 0 0
T4 1483 0 0 0
T5 139091 262 0 0
T6 759815 1055 0 0
T7 131094 7168 0 0
T11 2582 54 0 0
T17 59213 8476 0 0
T18 0 6126 0 0
T22 806 0 0 0
T23 3626 0 0 0
T24 0 21445 0 0
T25 0 426506 0 0
T78 0 146 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1088 1088 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T17 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 366471966 21393712 0 0
DepthKnown_A 366471966 365703081 0 0
RvalidKnown_A 366471966 365703081 0 0
WreadyKnown_A 366471966 365703081 0 0
gen_passthru_fifo.paramCheckPass 1088 1088 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 21393712 0 0
T1 3831 112 0 0
T2 353619 149230 0 0
T3 1183 58 0 0
T4 1483 107 0 0
T5 139091 156815 0 0
T6 759815 377344 0 0
T7 131094 8332 0 0
T11 2582 146 0 0
T17 59213 16243 0 0
T22 806 117 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1088 1088 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T17 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 366471966 30460527 0 0
DepthKnown_A 366471966 365703081 0 0
RvalidKnown_A 366471966 365703081 0 0
WreadyKnown_A 366471966 365703081 0 0
gen_passthru_fifo.paramCheckPass 1088 1088 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 30460527 0 0
T1 3831 462 0 0
T2 353619 149230 0 0
T3 1183 58 0 0
T4 1483 107 0 0
T5 139091 156815 0 0
T6 759815 377344 0 0
T7 131094 8332 0 0
T11 2582 620 0 0
T17 59213 16243 0 0
T22 806 117 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 366471966 365703081 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1088 1088 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T11 1 1 0 0
T17 1 1 0 0
T22 1 1 0 0

Line Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T6,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T6,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T6,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT11,T24,T25
110Not Covered
111CoveredT2,T6,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T6,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T6,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T6,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_to_prog_fifo.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 363973204 3610639 0 0
DepthKnown_A 363973204 363298255 0 0
RvalidKnown_A 363973204 363298255 0 0
WreadyKnown_A 363973204 363298255 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 363973204 3610639 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 363973204 3610639 0 0
T2 353619 11972 0 0
T3 1183 0 0 0
T4 1483 0 0 0
T5 139091 163 0 0
T6 759815 901 0 0
T7 131094 3072 0 0
T11 2582 46 0 0
T17 59213 0 0 0
T22 806 0 0 0
T23 3626 0 0 0
T24 0 10608 0 0
T25 0 428405 0 0
T30 0 12870 0 0
T31 0 8804 0 0
T63 0 20 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 363973204 363298255 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 363973204 363298255 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 363973204 363298255 0 0
T1 3831 3255 0 0
T2 353619 353530 0 0
T3 1183 1094 0 0
T4 1483 1246 0 0
T5 139091 139090 0 0
T6 759815 759758 0 0
T7 131094 131023 0 0
T11 2582 2514 0 0
T17 59213 59135 0 0
T22 806 720 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 363973204 3610639 0 0
T2 353619 11972 0 0
T3 1183 0 0 0
T4 1483 0 0 0
T5 139091 163 0 0
T6 759815 901 0 0
T7 131094 3072 0 0
T11 2582 46 0 0
T17 59213 0 0 0
T22 806 0 0 0
T23 3626 0 0 0
T24 0 10608 0 0
T25 0 428405 0 0
T30 0 12870 0 0
T31 0 8804 0 0
T63 0 20 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%