Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 17 | 70.83 |
Logical | 24 | 17 | 70.83 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T17,T22 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T17,T22 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T17,T25 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T17,T22 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T17,T22 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T17,T22 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T25,T64,T68 |
1 | 0 | Covered | T2,T17,T22 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T17,T22 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T17,T22 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T17,T22 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T17,T22 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
5033969 |
0 |
0 |
T2 |
353619 |
41939 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
0 |
0 |
0 |
T6 |
759815 |
0 |
0 |
0 |
T7 |
131094 |
0 |
0 |
0 |
T11 |
2582 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T14 |
0 |
15849 |
0 |
0 |
T17 |
59213 |
16672 |
0 |
0 |
T18 |
0 |
16685 |
0 |
0 |
T22 |
806 |
11 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T25 |
0 |
427361 |
0 |
0 |
T63 |
0 |
97 |
0 |
0 |
T64 |
0 |
633 |
0 |
0 |
T68 |
0 |
460066 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
5033969 |
0 |
0 |
T2 |
353619 |
41939 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
0 |
0 |
0 |
T6 |
759815 |
0 |
0 |
0 |
T7 |
131094 |
0 |
0 |
0 |
T11 |
2582 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T14 |
0 |
15849 |
0 |
0 |
T17 |
59213 |
16672 |
0 |
0 |
T18 |
0 |
16685 |
0 |
0 |
T22 |
806 |
11 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T25 |
0 |
427361 |
0 |
0 |
T63 |
0 |
97 |
0 |
0 |
T64 |
0 |
633 |
0 |
0 |
T68 |
0 |
460066 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T17,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T17,T22 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T17,T22 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T17,T22 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T17,T22 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T17,T22 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T17,T22 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T17,T22 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
30113923 |
0 |
0 |
T2 |
353619 |
127145 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
0 |
0 |
0 |
T6 |
759815 |
0 |
0 |
0 |
T7 |
131094 |
0 |
0 |
0 |
T11 |
2582 |
0 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T14 |
0 |
45202 |
0 |
0 |
T17 |
59213 |
28439 |
0 |
0 |
T18 |
0 |
28938 |
0 |
0 |
T22 |
806 |
17 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T25 |
0 |
196608 |
0 |
0 |
T63 |
0 |
201 |
0 |
0 |
T64 |
0 |
353 |
0 |
0 |
T68 |
0 |
196608 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
30113923 |
0 |
0 |
T2 |
353619 |
127145 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
0 |
0 |
0 |
T6 |
759815 |
0 |
0 |
0 |
T7 |
131094 |
0 |
0 |
0 |
T11 |
2582 |
0 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
T14 |
0 |
45202 |
0 |
0 |
T17 |
59213 |
28439 |
0 |
0 |
T18 |
0 |
28938 |
0 |
0 |
T22 |
806 |
17 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T25 |
0 |
196608 |
0 |
0 |
T63 |
0 |
201 |
0 |
0 |
T64 |
0 |
353 |
0 |
0 |
T68 |
0 |
196608 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T6,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
74837806 |
0 |
0 |
T1 |
3831 |
192 |
0 |
0 |
T2 |
353619 |
97894 |
0 |
0 |
T3 |
1183 |
32 |
0 |
0 |
T4 |
1483 |
65 |
0 |
0 |
T5 |
139091 |
391496 |
0 |
0 |
T6 |
759815 |
470624 |
0 |
0 |
T7 |
131094 |
546 |
0 |
0 |
T11 |
2582 |
363 |
0 |
0 |
T17 |
59213 |
10472 |
0 |
0 |
T22 |
806 |
32 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
74837806 |
0 |
0 |
T1 |
3831 |
192 |
0 |
0 |
T2 |
353619 |
97894 |
0 |
0 |
T3 |
1183 |
32 |
0 |
0 |
T4 |
1483 |
65 |
0 |
0 |
T5 |
139091 |
391496 |
0 |
0 |
T6 |
759815 |
470624 |
0 |
0 |
T7 |
131094 |
546 |
0 |
0 |
T11 |
2582 |
363 |
0 |
0 |
T17 |
59213 |
10472 |
0 |
0 |
T22 |
806 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T6,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T6,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T6,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T6,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T6,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T6,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T6,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
71974467 |
0 |
0 |
T2 |
353619 |
147424 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
386978 |
0 |
0 |
T6 |
759815 |
279638 |
0 |
0 |
T7 |
131094 |
0 |
0 |
0 |
T11 |
2582 |
0 |
0 |
0 |
T14 |
0 |
11694 |
0 |
0 |
T17 |
59213 |
9598 |
0 |
0 |
T18 |
0 |
9517 |
0 |
0 |
T22 |
806 |
6 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T30 |
0 |
104760 |
0 |
0 |
T31 |
0 |
82296 |
0 |
0 |
T78 |
0 |
73 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
71974467 |
0 |
0 |
T2 |
353619 |
147424 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
386978 |
0 |
0 |
T6 |
759815 |
279638 |
0 |
0 |
T7 |
131094 |
0 |
0 |
0 |
T11 |
2582 |
0 |
0 |
0 |
T14 |
0 |
11694 |
0 |
0 |
T17 |
59213 |
9598 |
0 |
0 |
T18 |
0 |
9517 |
0 |
0 |
T22 |
806 |
6 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T30 |
0 |
104760 |
0 |
0 |
T31 |
0 |
82296 |
0 |
0 |
T78 |
0 |
73 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T17,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T17,T25 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T117,T118,T119 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T17,T25 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T17,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T17,T25 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T17,T25 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T117,T118,T119 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T17,T25 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T17,T15 |
1 | 0 | Covered | T2,T17,T25 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T17,T25 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T17,T25 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T17,T25 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T17,T25 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
1910229 |
0 |
0 |
T2 |
353619 |
37573 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
0 |
0 |
0 |
T6 |
759815 |
0 |
0 |
0 |
T7 |
131094 |
0 |
0 |
0 |
T11 |
2582 |
0 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
0 |
7903 |
0 |
0 |
T17 |
59213 |
8617 |
0 |
0 |
T18 |
0 |
8463 |
0 |
0 |
T22 |
806 |
0 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T25 |
0 |
131072 |
0 |
0 |
T63 |
0 |
64 |
0 |
0 |
T64 |
0 |
130 |
0 |
0 |
T81 |
0 |
217 |
0 |
0 |
T120 |
0 |
140 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
1910229 |
0 |
0 |
T2 |
353619 |
37573 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
0 |
0 |
0 |
T6 |
759815 |
0 |
0 |
0 |
T7 |
131094 |
0 |
0 |
0 |
T11 |
2582 |
0 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
0 |
7903 |
0 |
0 |
T17 |
59213 |
8617 |
0 |
0 |
T18 |
0 |
8463 |
0 |
0 |
T22 |
806 |
0 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T25 |
0 |
131072 |
0 |
0 |
T63 |
0 |
64 |
0 |
0 |
T64 |
0 |
130 |
0 |
0 |
T81 |
0 |
217 |
0 |
0 |
T120 |
0 |
140 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T17,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
51078574 |
0 |
0 |
T1 |
3831 |
688 |
0 |
0 |
T2 |
353619 |
76038 |
0 |
0 |
T3 |
1183 |
128 |
0 |
0 |
T4 |
1483 |
260 |
0 |
0 |
T5 |
139091 |
530777 |
0 |
0 |
T6 |
759815 |
655 |
0 |
0 |
T7 |
131094 |
1344 |
0 |
0 |
T11 |
2582 |
145 |
0 |
0 |
T17 |
59213 |
22415 |
0 |
0 |
T22 |
806 |
128 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
51078574 |
0 |
0 |
T1 |
3831 |
688 |
0 |
0 |
T2 |
353619 |
76038 |
0 |
0 |
T3 |
1183 |
128 |
0 |
0 |
T4 |
1483 |
260 |
0 |
0 |
T5 |
139091 |
530777 |
0 |
0 |
T6 |
759815 |
655 |
0 |
0 |
T7 |
131094 |
1344 |
0 |
0 |
T11 |
2582 |
145 |
0 |
0 |
T17 |
59213 |
22415 |
0 |
0 |
T22 |
806 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
13500613 |
0 |
0 |
T1 |
3831 |
344 |
0 |
0 |
T2 |
353619 |
40242 |
0 |
0 |
T3 |
1183 |
64 |
0 |
0 |
T4 |
1483 |
130 |
0 |
0 |
T5 |
139091 |
265356 |
0 |
0 |
T6 |
759815 |
250 |
0 |
0 |
T7 |
131094 |
544 |
0 |
0 |
T11 |
2582 |
71 |
0 |
0 |
T17 |
59213 |
10556 |
0 |
0 |
T22 |
806 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
13500613 |
0 |
0 |
T1 |
3831 |
344 |
0 |
0 |
T2 |
353619 |
40242 |
0 |
0 |
T3 |
1183 |
64 |
0 |
0 |
T4 |
1483 |
130 |
0 |
0 |
T5 |
139091 |
265356 |
0 |
0 |
T6 |
759815 |
250 |
0 |
0 |
T7 |
131094 |
544 |
0 |
0 |
T11 |
2582 |
71 |
0 |
0 |
T17 |
59213 |
10556 |
0 |
0 |
T22 |
806 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T6,T5 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
12476191 |
0 |
0 |
T1 |
3831 |
344 |
0 |
0 |
T2 |
353619 |
48974 |
0 |
0 |
T3 |
1183 |
64 |
0 |
0 |
T4 |
1483 |
130 |
0 |
0 |
T5 |
139091 |
265280 |
0 |
0 |
T6 |
759815 |
64 |
0 |
0 |
T7 |
131094 |
512 |
0 |
0 |
T11 |
2582 |
64 |
0 |
0 |
T17 |
59213 |
487 |
0 |
0 |
T22 |
806 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
12476191 |
0 |
0 |
T1 |
3831 |
344 |
0 |
0 |
T2 |
353619 |
48974 |
0 |
0 |
T3 |
1183 |
64 |
0 |
0 |
T4 |
1483 |
130 |
0 |
0 |
T5 |
139091 |
265280 |
0 |
0 |
T6 |
759815 |
64 |
0 |
0 |
T7 |
131094 |
512 |
0 |
0 |
T11 |
2582 |
64 |
0 |
0 |
T17 |
59213 |
487 |
0 |
0 |
T22 |
806 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T17,T22 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T17,T22 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T17,T22 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T17,T22 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T17,T22 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T14,T15 |
1 | 0 | Covered | T2,T17,T22 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T17,T22 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T17,T22 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T17,T22 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T17,T22 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
2075843 |
0 |
0 |
T2 |
353619 |
32689 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
0 |
0 |
0 |
T6 |
759815 |
0 |
0 |
0 |
T7 |
131094 |
0 |
0 |
0 |
T11 |
2582 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T14 |
0 |
7948 |
0 |
0 |
T17 |
59213 |
8057 |
0 |
0 |
T18 |
0 |
8222 |
0 |
0 |
T22 |
806 |
11 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T63 |
0 |
33 |
0 |
0 |
T64 |
0 |
99 |
0 |
0 |
T68 |
0 |
131072 |
0 |
0 |
T109 |
0 |
8 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
363298255 |
0 |
0 |
T1 |
3831 |
3255 |
0 |
0 |
T2 |
353619 |
353530 |
0 |
0 |
T3 |
1183 |
1094 |
0 |
0 |
T4 |
1483 |
1246 |
0 |
0 |
T5 |
139091 |
139090 |
0 |
0 |
T6 |
759815 |
759758 |
0 |
0 |
T7 |
131094 |
131023 |
0 |
0 |
T11 |
2582 |
2514 |
0 |
0 |
T17 |
59213 |
59135 |
0 |
0 |
T22 |
806 |
720 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363973204 |
2075843 |
0 |
0 |
T2 |
353619 |
32689 |
0 |
0 |
T3 |
1183 |
0 |
0 |
0 |
T4 |
1483 |
0 |
0 |
0 |
T5 |
139091 |
0 |
0 |
0 |
T6 |
759815 |
0 |
0 |
0 |
T7 |
131094 |
0 |
0 |
0 |
T11 |
2582 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T14 |
0 |
7948 |
0 |
0 |
T17 |
59213 |
8057 |
0 |
0 |
T18 |
0 |
8222 |
0 |
0 |
T22 |
806 |
11 |
0 |
0 |
T23 |
3626 |
0 |
0 |
0 |
T63 |
0 |
33 |
0 |
0 |
T64 |
0 |
99 |
0 |
0 |
T68 |
0 |
131072 |
0 |
0 |
T109 |
0 |
8 |
0 |
0 |