Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T14,T64 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T6,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T6,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T6,T5 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T6,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T6,T5 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T6,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T6,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
47571994 |
0 |
0 |
| T2 |
353619 |
75679 |
0 |
0 |
| T3 |
1183 |
0 |
0 |
0 |
| T4 |
1483 |
0 |
0 |
0 |
| T5 |
139091 |
524481 |
0 |
0 |
| T6 |
759815 |
886 |
0 |
0 |
| T7 |
131094 |
0 |
0 |
0 |
| T11 |
2582 |
0 |
0 |
0 |
| T14 |
0 |
46860 |
0 |
0 |
| T17 |
59213 |
20277 |
0 |
0 |
| T18 |
0 |
19945 |
0 |
0 |
| T22 |
806 |
17 |
0 |
0 |
| T23 |
3626 |
0 |
0 |
0 |
| T63 |
0 |
142 |
0 |
0 |
| T64 |
0 |
516 |
0 |
0 |
| T78 |
0 |
365 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
363298255 |
0 |
0 |
| T1 |
3831 |
3255 |
0 |
0 |
| T2 |
353619 |
353530 |
0 |
0 |
| T3 |
1183 |
1094 |
0 |
0 |
| T4 |
1483 |
1246 |
0 |
0 |
| T5 |
139091 |
139090 |
0 |
0 |
| T6 |
759815 |
759758 |
0 |
0 |
| T7 |
131094 |
131023 |
0 |
0 |
| T11 |
2582 |
2514 |
0 |
0 |
| T17 |
59213 |
59135 |
0 |
0 |
| T22 |
806 |
720 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
363298255 |
0 |
0 |
| T1 |
3831 |
3255 |
0 |
0 |
| T2 |
353619 |
353530 |
0 |
0 |
| T3 |
1183 |
1094 |
0 |
0 |
| T4 |
1483 |
1246 |
0 |
0 |
| T5 |
139091 |
139090 |
0 |
0 |
| T6 |
759815 |
759758 |
0 |
0 |
| T7 |
131094 |
131023 |
0 |
0 |
| T11 |
2582 |
2514 |
0 |
0 |
| T17 |
59213 |
59135 |
0 |
0 |
| T22 |
806 |
720 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
363298255 |
0 |
0 |
| T1 |
3831 |
3255 |
0 |
0 |
| T2 |
353619 |
353530 |
0 |
0 |
| T3 |
1183 |
1094 |
0 |
0 |
| T4 |
1483 |
1246 |
0 |
0 |
| T5 |
139091 |
139090 |
0 |
0 |
| T6 |
759815 |
759758 |
0 |
0 |
| T7 |
131094 |
131023 |
0 |
0 |
| T11 |
2582 |
2514 |
0 |
0 |
| T17 |
59213 |
59135 |
0 |
0 |
| T22 |
806 |
720 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
47571994 |
0 |
0 |
| T2 |
353619 |
75679 |
0 |
0 |
| T3 |
1183 |
0 |
0 |
0 |
| T4 |
1483 |
0 |
0 |
0 |
| T5 |
139091 |
524481 |
0 |
0 |
| T6 |
759815 |
886 |
0 |
0 |
| T7 |
131094 |
0 |
0 |
0 |
| T11 |
2582 |
0 |
0 |
0 |
| T14 |
0 |
46860 |
0 |
0 |
| T17 |
59213 |
20277 |
0 |
0 |
| T18 |
0 |
19945 |
0 |
0 |
| T22 |
806 |
17 |
0 |
0 |
| T23 |
3626 |
0 |
0 |
0 |
| T63 |
0 |
142 |
0 |
0 |
| T64 |
0 |
516 |
0 |
0 |
| T78 |
0 |
365 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T6,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T6,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T5,T78 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T6,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T6,T5 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T6,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T6,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
12162340 |
0 |
0 |
| T2 |
353619 |
37137 |
0 |
0 |
| T3 |
1183 |
0 |
0 |
0 |
| T4 |
1483 |
0 |
0 |
0 |
| T5 |
139091 |
262216 |
0 |
0 |
| T6 |
759815 |
314 |
0 |
0 |
| T7 |
131094 |
0 |
0 |
0 |
| T11 |
2582 |
0 |
0 |
0 |
| T14 |
0 |
25971 |
0 |
0 |
| T17 |
59213 |
9598 |
0 |
0 |
| T18 |
0 |
17611 |
0 |
0 |
| T22 |
806 |
6 |
0 |
0 |
| T23 |
3626 |
0 |
0 |
0 |
| T63 |
0 |
31 |
0 |
0 |
| T64 |
0 |
181 |
0 |
0 |
| T78 |
0 |
146 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
363298255 |
0 |
0 |
| T1 |
3831 |
3255 |
0 |
0 |
| T2 |
353619 |
353530 |
0 |
0 |
| T3 |
1183 |
1094 |
0 |
0 |
| T4 |
1483 |
1246 |
0 |
0 |
| T5 |
139091 |
139090 |
0 |
0 |
| T6 |
759815 |
759758 |
0 |
0 |
| T7 |
131094 |
131023 |
0 |
0 |
| T11 |
2582 |
2514 |
0 |
0 |
| T17 |
59213 |
59135 |
0 |
0 |
| T22 |
806 |
720 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
363298255 |
0 |
0 |
| T1 |
3831 |
3255 |
0 |
0 |
| T2 |
353619 |
353530 |
0 |
0 |
| T3 |
1183 |
1094 |
0 |
0 |
| T4 |
1483 |
1246 |
0 |
0 |
| T5 |
139091 |
139090 |
0 |
0 |
| T6 |
759815 |
759758 |
0 |
0 |
| T7 |
131094 |
131023 |
0 |
0 |
| T11 |
2582 |
2514 |
0 |
0 |
| T17 |
59213 |
59135 |
0 |
0 |
| T22 |
806 |
720 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
363298255 |
0 |
0 |
| T1 |
3831 |
3255 |
0 |
0 |
| T2 |
353619 |
353530 |
0 |
0 |
| T3 |
1183 |
1094 |
0 |
0 |
| T4 |
1483 |
1246 |
0 |
0 |
| T5 |
139091 |
139090 |
0 |
0 |
| T6 |
759815 |
759758 |
0 |
0 |
| T7 |
131094 |
131023 |
0 |
0 |
| T11 |
2582 |
2514 |
0 |
0 |
| T17 |
59213 |
59135 |
0 |
0 |
| T22 |
806 |
720 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
12162340 |
0 |
0 |
| T2 |
353619 |
37137 |
0 |
0 |
| T3 |
1183 |
0 |
0 |
0 |
| T4 |
1483 |
0 |
0 |
0 |
| T5 |
139091 |
262216 |
0 |
0 |
| T6 |
759815 |
314 |
0 |
0 |
| T7 |
131094 |
0 |
0 |
0 |
| T11 |
2582 |
0 |
0 |
0 |
| T14 |
0 |
25971 |
0 |
0 |
| T17 |
59213 |
9598 |
0 |
0 |
| T18 |
0 |
17611 |
0 |
0 |
| T22 |
806 |
6 |
0 |
0 |
| T23 |
3626 |
0 |
0 |
0 |
| T63 |
0 |
31 |
0 |
0 |
| T64 |
0 |
181 |
0 |
0 |
| T78 |
0 |
146 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T5,T78 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T5,T78 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T6,T5,T17 |
| 1 | 0 | 1 | Covered | T2,T5,T78 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T5,T78 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T5,T78 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T5,T78 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T5,T78 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
10855373 |
0 |
0 |
| T2 |
353619 |
51991 |
0 |
0 |
| T3 |
1183 |
0 |
0 |
0 |
| T4 |
1483 |
0 |
0 |
0 |
| T5 |
139091 |
262144 |
0 |
0 |
| T6 |
759815 |
0 |
0 |
0 |
| T7 |
131094 |
0 |
0 |
0 |
| T11 |
2582 |
0 |
0 |
0 |
| T12 |
0 |
62 |
0 |
0 |
| T14 |
0 |
23388 |
0 |
0 |
| T17 |
59213 |
0 |
0 |
0 |
| T18 |
0 |
9517 |
0 |
0 |
| T22 |
806 |
0 |
0 |
0 |
| T23 |
3626 |
0 |
0 |
0 |
| T27 |
0 |
262144 |
0 |
0 |
| T28 |
0 |
262144 |
0 |
0 |
| T78 |
0 |
146 |
0 |
0 |
| T117 |
0 |
8 |
0 |
0 |
| T121 |
0 |
21778 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
363298255 |
0 |
0 |
| T1 |
3831 |
3255 |
0 |
0 |
| T2 |
353619 |
353530 |
0 |
0 |
| T3 |
1183 |
1094 |
0 |
0 |
| T4 |
1483 |
1246 |
0 |
0 |
| T5 |
139091 |
139090 |
0 |
0 |
| T6 |
759815 |
759758 |
0 |
0 |
| T7 |
131094 |
131023 |
0 |
0 |
| T11 |
2582 |
2514 |
0 |
0 |
| T17 |
59213 |
59135 |
0 |
0 |
| T22 |
806 |
720 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
363298255 |
0 |
0 |
| T1 |
3831 |
3255 |
0 |
0 |
| T2 |
353619 |
353530 |
0 |
0 |
| T3 |
1183 |
1094 |
0 |
0 |
| T4 |
1483 |
1246 |
0 |
0 |
| T5 |
139091 |
139090 |
0 |
0 |
| T6 |
759815 |
759758 |
0 |
0 |
| T7 |
131094 |
131023 |
0 |
0 |
| T11 |
2582 |
2514 |
0 |
0 |
| T17 |
59213 |
59135 |
0 |
0 |
| T22 |
806 |
720 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
363298255 |
0 |
0 |
| T1 |
3831 |
3255 |
0 |
0 |
| T2 |
353619 |
353530 |
0 |
0 |
| T3 |
1183 |
1094 |
0 |
0 |
| T4 |
1483 |
1246 |
0 |
0 |
| T5 |
139091 |
139090 |
0 |
0 |
| T6 |
759815 |
759758 |
0 |
0 |
| T7 |
131094 |
131023 |
0 |
0 |
| T11 |
2582 |
2514 |
0 |
0 |
| T17 |
59213 |
59135 |
0 |
0 |
| T22 |
806 |
720 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
363973204 |
10855373 |
0 |
0 |
| T2 |
353619 |
51991 |
0 |
0 |
| T3 |
1183 |
0 |
0 |
0 |
| T4 |
1483 |
0 |
0 |
0 |
| T5 |
139091 |
262144 |
0 |
0 |
| T6 |
759815 |
0 |
0 |
0 |
| T7 |
131094 |
0 |
0 |
0 |
| T11 |
2582 |
0 |
0 |
0 |
| T12 |
0 |
62 |
0 |
0 |
| T14 |
0 |
23388 |
0 |
0 |
| T17 |
59213 |
0 |
0 |
0 |
| T18 |
0 |
9517 |
0 |
0 |
| T22 |
806 |
0 |
0 |
0 |
| T23 |
3626 |
0 |
0 |
0 |
| T27 |
0 |
262144 |
0 |
0 |
| T28 |
0 |
262144 |
0 |
0 |
| T78 |
0 |
146 |
0 |
0 |
| T117 |
0 |
8 |
0 |
0 |
| T121 |
0 |
21778 |
0 |
0 |