SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
94.94 | 95.77 | 93.29 | 94.81 | 90.48 | 97.86 | 94.71 | 97.69 |
T1018 | /workspace/coverage/cover_reg_top/9.flash_ctrl_shadow_reg_errors_with_csr_rw.2039182357 | May 02 02:17:57 PM PDT 24 | May 02 02:18:15 PM PDT 24 | 33080300 ps | ||
T342 | /workspace/coverage/cover_reg_top/1.flash_ctrl_tl_errors.723176257 | May 02 02:17:37 PM PDT 24 | May 02 02:17:57 PM PDT 24 | 100010300 ps | ||
T276 | /workspace/coverage/cover_reg_top/8.flash_ctrl_csr_mem_rw_with_rand_reset.1139222659 | May 02 02:17:58 PM PDT 24 | May 02 02:18:19 PM PDT 24 | 727882700 ps | ||
T310 | /workspace/coverage/cover_reg_top/18.flash_ctrl_same_csr_outstanding.2437730343 | May 02 02:18:20 PM PDT 24 | May 02 02:18:40 PM PDT 24 | 1560224200 ps | ||
T1019 | /workspace/coverage/cover_reg_top/8.flash_ctrl_tl_intg_err.1700608195 | May 02 02:17:56 PM PDT 24 | May 02 02:24:23 PM PDT 24 | 1349027900 ps | ||
T210 | /workspace/coverage/cover_reg_top/0.flash_ctrl_mem_partial_access.1165937762 | May 02 02:17:37 PM PDT 24 | May 02 02:17:54 PM PDT 24 | 18845200 ps | ||
T1020 | /workspace/coverage/cover_reg_top/5.flash_ctrl_intr_test.911885775 | May 02 02:17:58 PM PDT 24 | May 02 02:18:14 PM PDT 24 | 18810200 ps | ||
T1021 | /workspace/coverage/cover_reg_top/6.flash_ctrl_shadow_reg_errors.1535658858 | May 02 02:18:00 PM PDT 24 | May 02 02:18:18 PM PDT 24 | 20749400 ps | ||
T1022 | /workspace/coverage/cover_reg_top/4.flash_ctrl_csr_bit_bash.518798890 | May 02 02:17:51 PM PDT 24 | May 02 02:18:50 PM PDT 24 | 1027650100 ps | ||
T311 | /workspace/coverage/cover_reg_top/7.flash_ctrl_csr_mem_rw_with_rand_reset.1740615667 | May 02 02:17:57 PM PDT 24 | May 02 02:18:14 PM PDT 24 | 224895000 ps | ||
T312 | /workspace/coverage/cover_reg_top/6.flash_ctrl_same_csr_outstanding.2156066006 | May 02 02:18:01 PM PDT 24 | May 02 02:18:24 PM PDT 24 | 311730300 ps | ||
T1023 | /workspace/coverage/cover_reg_top/9.flash_ctrl_shadow_reg_errors.1543603979 | May 02 02:17:55 PM PDT 24 | May 02 02:18:09 PM PDT 24 | 44223600 ps | ||
T1024 | /workspace/coverage/cover_reg_top/2.flash_ctrl_mem_walk.3125844357 | May 02 02:17:43 PM PDT 24 | May 02 02:18:00 PM PDT 24 | 15769700 ps | ||
T1025 | /workspace/coverage/cover_reg_top/39.flash_ctrl_intr_test.662849964 | May 02 02:18:43 PM PDT 24 | May 02 02:18:58 PM PDT 24 | 32293900 ps | ||
T1026 | /workspace/coverage/cover_reg_top/19.flash_ctrl_intr_test.2776015813 | May 02 02:18:23 PM PDT 24 | May 02 02:18:39 PM PDT 24 | 18322800 ps | ||
T1027 | /workspace/coverage/cover_reg_top/5.flash_ctrl_csr_rw.3180024366 | May 02 02:17:56 PM PDT 24 | May 02 02:18:12 PM PDT 24 | 289926400 ps | ||
T1028 | /workspace/coverage/cover_reg_top/3.flash_ctrl_intr_test.837428751 | May 02 02:17:42 PM PDT 24 | May 02 02:18:00 PM PDT 24 | 35410500 ps | ||
T1029 | /workspace/coverage/cover_reg_top/6.flash_ctrl_csr_rw.361660555 | May 02 02:17:56 PM PDT 24 | May 02 02:18:14 PM PDT 24 | 1321757900 ps | ||
T1030 | /workspace/coverage/cover_reg_top/2.flash_ctrl_shadow_reg_errors_with_csr_rw.2055178291 | May 02 02:17:43 PM PDT 24 | May 02 02:18:04 PM PDT 24 | 105994000 ps | ||
T1031 | /workspace/coverage/cover_reg_top/7.flash_ctrl_shadow_reg_errors.2565952339 | May 02 02:17:58 PM PDT 24 | May 02 02:18:16 PM PDT 24 | 13707000 ps | ||
T1032 | /workspace/coverage/cover_reg_top/4.flash_ctrl_intr_test.1038646236 | May 02 02:17:50 PM PDT 24 | May 02 02:18:06 PM PDT 24 | 52785600 ps | ||
T1033 | /workspace/coverage/cover_reg_top/31.flash_ctrl_intr_test.3284173624 | May 02 02:18:32 PM PDT 24 | May 02 02:18:47 PM PDT 24 | 14570800 ps | ||
T1034 | /workspace/coverage/cover_reg_top/1.flash_ctrl_csr_aliasing.1694469098 | May 02 02:17:38 PM PDT 24 | May 02 02:18:47 PM PDT 24 | 5087110000 ps | ||
T1035 | /workspace/coverage/cover_reg_top/49.flash_ctrl_intr_test.503813343 | May 02 02:18:42 PM PDT 24 | May 02 02:18:58 PM PDT 24 | 15047100 ps | ||
T1036 | /workspace/coverage/cover_reg_top/2.flash_ctrl_csr_hw_reset.420126664 | May 02 02:17:42 PM PDT 24 | May 02 02:18:17 PM PDT 24 | 37694600 ps | ||
T1037 | /workspace/coverage/cover_reg_top/13.flash_ctrl_shadow_reg_errors.349797583 | May 02 02:18:07 PM PDT 24 | May 02 02:18:24 PM PDT 24 | 113172600 ps | ||
T1038 | /workspace/coverage/cover_reg_top/16.flash_ctrl_shadow_reg_errors.654413262 | May 02 02:18:15 PM PDT 24 | May 02 02:18:31 PM PDT 24 | 29381400 ps | ||
T1039 | /workspace/coverage/cover_reg_top/24.flash_ctrl_intr_test.3169258068 | May 02 02:18:29 PM PDT 24 | May 02 02:18:44 PM PDT 24 | 17582500 ps | ||
T1040 | /workspace/coverage/cover_reg_top/2.flash_ctrl_csr_rw.903628278 | May 02 02:17:42 PM PDT 24 | May 02 02:18:02 PM PDT 24 | 196714500 ps | ||
T1041 | /workspace/coverage/cover_reg_top/11.flash_ctrl_shadow_reg_errors_with_csr_rw.1401679237 | May 02 02:18:05 PM PDT 24 | May 02 02:18:22 PM PDT 24 | 43845300 ps | ||
T1042 | /workspace/coverage/cover_reg_top/1.flash_ctrl_shadow_reg_errors_with_csr_rw.507829199 | May 02 02:17:34 PM PDT 24 | May 02 02:17:52 PM PDT 24 | 18638000 ps | ||
T1043 | /workspace/coverage/cover_reg_top/14.flash_ctrl_csr_rw.1163240883 | May 02 02:18:05 PM PDT 24 | May 02 02:18:23 PM PDT 24 | 59956700 ps | ||
T271 | /workspace/coverage/cover_reg_top/17.flash_ctrl_tl_errors.3906470392 | May 02 02:18:14 PM PDT 24 | May 02 02:18:36 PM PDT 24 | 508992400 ps | ||
T1044 | /workspace/coverage/cover_reg_top/20.flash_ctrl_intr_test.264843022 | May 02 02:18:23 PM PDT 24 | May 02 02:18:39 PM PDT 24 | 24651800 ps | ||
T1045 | /workspace/coverage/cover_reg_top/3.flash_ctrl_shadow_reg_errors_with_csr_rw.4073806117 | May 02 02:17:42 PM PDT 24 | May 02 02:17:59 PM PDT 24 | 17802400 ps | ||
T1046 | /workspace/coverage/cover_reg_top/5.flash_ctrl_shadow_reg_errors.2688490498 | May 02 02:17:52 PM PDT 24 | May 02 02:18:09 PM PDT 24 | 41654900 ps | ||
T1047 | /workspace/coverage/cover_reg_top/12.flash_ctrl_same_csr_outstanding.1808665606 | May 02 02:18:06 PM PDT 24 | May 02 02:18:26 PM PDT 24 | 117714000 ps | ||
T272 | /workspace/coverage/cover_reg_top/16.flash_ctrl_tl_errors.783768632 | May 02 02:18:12 PM PDT 24 | May 02 02:18:31 PM PDT 24 | 52150300 ps | ||
T1048 | /workspace/coverage/cover_reg_top/0.flash_ctrl_intr_test.3382835301 | May 02 02:17:33 PM PDT 24 | May 02 02:17:49 PM PDT 24 | 18300900 ps | ||
T1049 | /workspace/coverage/cover_reg_top/1.flash_ctrl_csr_bit_bash.209132933 | May 02 02:17:42 PM PDT 24 | May 02 02:18:58 PM PDT 24 | 2841485700 ps | ||
T1050 | /workspace/coverage/cover_reg_top/2.flash_ctrl_csr_mem_rw_with_rand_reset.3739858336 | May 02 02:17:41 PM PDT 24 | May 02 02:18:01 PM PDT 24 | 102323500 ps | ||
T1051 | /workspace/coverage/cover_reg_top/16.flash_ctrl_same_csr_outstanding.3198885381 | May 02 02:18:15 PM PDT 24 | May 02 02:18:35 PM PDT 24 | 59381300 ps | ||
T1052 | /workspace/coverage/cover_reg_top/4.flash_ctrl_shadow_reg_errors_with_csr_rw.2420259154 | May 02 02:17:52 PM PDT 24 | May 02 02:18:09 PM PDT 24 | 11607600 ps | ||
T1053 | /workspace/coverage/cover_reg_top/29.flash_ctrl_intr_test.111051059 | May 02 02:18:29 PM PDT 24 | May 02 02:18:45 PM PDT 24 | 77938500 ps | ||
T1054 | /workspace/coverage/cover_reg_top/11.flash_ctrl_tl_intg_err.2541100533 | May 02 02:17:57 PM PDT 24 | May 02 02:33:10 PM PDT 24 | 691677700 ps | ||
T1055 | /workspace/coverage/cover_reg_top/48.flash_ctrl_intr_test.960014696 | May 02 02:18:42 PM PDT 24 | May 02 02:18:57 PM PDT 24 | 49346300 ps | ||
T1056 | /workspace/coverage/cover_reg_top/15.flash_ctrl_shadow_reg_errors.3121800622 | May 02 02:18:07 PM PDT 24 | May 02 02:18:25 PM PDT 24 | 12310600 ps | ||
T345 | /workspace/coverage/cover_reg_top/17.flash_ctrl_tl_intg_err.2553375103 | May 02 02:18:14 PM PDT 24 | May 02 02:33:19 PM PDT 24 | 2325951400 ps | ||
T1057 | /workspace/coverage/cover_reg_top/14.flash_ctrl_tl_intg_err.3177692703 | May 02 02:18:05 PM PDT 24 | May 02 02:24:30 PM PDT 24 | 491692800 ps | ||
T1058 | /workspace/coverage/cover_reg_top/4.flash_ctrl_same_csr_outstanding.117276542 | May 02 02:17:53 PM PDT 24 | May 02 02:18:12 PM PDT 24 | 81395300 ps | ||
T270 | /workspace/coverage/cover_reg_top/13.flash_ctrl_tl_errors.2678313103 | May 02 02:18:06 PM PDT 24 | May 02 02:18:27 PM PDT 24 | 67544200 ps | ||
T1059 | /workspace/coverage/cover_reg_top/1.flash_ctrl_csr_hw_reset.1396099096 | May 02 02:17:42 PM PDT 24 | May 02 02:18:31 PM PDT 24 | 29284500 ps | ||
T277 | /workspace/coverage/cover_reg_top/7.flash_ctrl_tl_errors.1198556002 | May 02 02:18:00 PM PDT 24 | May 02 02:18:21 PM PDT 24 | 66383000 ps | ||
T1060 | /workspace/coverage/cover_reg_top/5.flash_ctrl_shadow_reg_errors_with_csr_rw.2460191128 | May 02 02:17:51 PM PDT 24 | May 02 02:18:09 PM PDT 24 | 12773700 ps | ||
T1061 | /workspace/coverage/cover_reg_top/14.flash_ctrl_intr_test.3565726741 | May 02 02:18:11 PM PDT 24 | May 02 02:18:27 PM PDT 24 | 41964600 ps | ||
T1062 | /workspace/coverage/cover_reg_top/2.flash_ctrl_intr_test.1424919969 | May 02 02:17:43 PM PDT 24 | May 02 02:18:00 PM PDT 24 | 28665200 ps | ||
T1063 | /workspace/coverage/cover_reg_top/15.flash_ctrl_tl_intg_err.857605129 | May 02 02:18:09 PM PDT 24 | May 02 02:33:32 PM PDT 24 | 4644191800 ps | ||
T1064 | /workspace/coverage/cover_reg_top/10.flash_ctrl_intr_test.4046649368 | May 02 02:18:05 PM PDT 24 | May 02 02:18:20 PM PDT 24 | 27476800 ps | ||
T1065 | /workspace/coverage/cover_reg_top/0.flash_ctrl_same_csr_outstanding.1356171271 | May 02 02:17:35 PM PDT 24 | May 02 02:17:56 PM PDT 24 | 34904100 ps | ||
T1066 | /workspace/coverage/cover_reg_top/13.flash_ctrl_csr_mem_rw_with_rand_reset.3036535516 | May 02 02:18:07 PM PDT 24 | May 02 02:18:24 PM PDT 24 | 526325100 ps | ||
T211 | /workspace/coverage/cover_reg_top/4.flash_ctrl_mem_partial_access.3870326852 | May 02 02:17:53 PM PDT 24 | May 02 02:18:08 PM PDT 24 | 54417000 ps | ||
T1067 | /workspace/coverage/cover_reg_top/3.flash_ctrl_same_csr_outstanding.1581425075 | May 02 02:17:50 PM PDT 24 | May 02 02:18:08 PM PDT 24 | 412353700 ps | ||
T1068 | /workspace/coverage/cover_reg_top/46.flash_ctrl_intr_test.1603839013 | May 02 02:18:40 PM PDT 24 | May 02 02:18:55 PM PDT 24 | 17807900 ps | ||
T1069 | /workspace/coverage/cover_reg_top/11.flash_ctrl_csr_rw.1040594521 | May 02 02:18:10 PM PDT 24 | May 02 02:18:28 PM PDT 24 | 26259100 ps | ||
T1070 | /workspace/coverage/cover_reg_top/37.flash_ctrl_intr_test.1888941837 | May 02 02:18:43 PM PDT 24 | May 02 02:18:58 PM PDT 24 | 14551300 ps | ||
T280 | /workspace/coverage/cover_reg_top/11.flash_ctrl_tl_errors.2408619394 | May 02 02:18:01 PM PDT 24 | May 02 02:18:22 PM PDT 24 | 126465400 ps | ||
T1071 | /workspace/coverage/cover_reg_top/7.flash_ctrl_intr_test.338364395 | May 02 02:17:58 PM PDT 24 | May 02 02:18:13 PM PDT 24 | 33992200 ps | ||
T1072 | /workspace/coverage/cover_reg_top/33.flash_ctrl_intr_test.2479191790 | May 02 02:18:30 PM PDT 24 | May 02 02:18:45 PM PDT 24 | 29253700 ps | ||
T1073 | /workspace/coverage/cover_reg_top/1.flash_ctrl_csr_mem_rw_with_rand_reset.1967735182 | May 02 02:17:41 PM PDT 24 | May 02 02:18:04 PM PDT 24 | 369077800 ps | ||
T1074 | /workspace/coverage/cover_reg_top/28.flash_ctrl_intr_test.502592814 | May 02 02:18:32 PM PDT 24 | May 02 02:18:48 PM PDT 24 | 24221700 ps | ||
T1075 | /workspace/coverage/cover_reg_top/0.flash_ctrl_tl_intg_err.286654608 | May 02 02:17:34 PM PDT 24 | May 02 02:32:37 PM PDT 24 | 6244260500 ps | ||
T212 | /workspace/coverage/cover_reg_top/2.flash_ctrl_mem_partial_access.2328671321 | May 02 02:17:42 PM PDT 24 | May 02 02:18:00 PM PDT 24 | 30552000 ps | ||
T1076 | /workspace/coverage/cover_reg_top/10.flash_ctrl_tl_errors.4061778646 | May 02 02:17:56 PM PDT 24 | May 02 02:18:14 PM PDT 24 | 33363000 ps | ||
T283 | /workspace/coverage/cover_reg_top/0.flash_ctrl_tl_errors.882348207 | May 02 02:17:37 PM PDT 24 | May 02 02:18:00 PM PDT 24 | 68420000 ps | ||
T1077 | /workspace/coverage/cover_reg_top/0.flash_ctrl_csr_rw.2862487599 | May 02 02:17:36 PM PDT 24 | May 02 02:17:58 PM PDT 24 | 97623100 ps | ||
T1078 | /workspace/coverage/cover_reg_top/10.flash_ctrl_csr_mem_rw_with_rand_reset.4107686989 | May 02 02:18:00 PM PDT 24 | May 02 02:18:22 PM PDT 24 | 181020100 ps | ||
T1079 | /workspace/coverage/cover_reg_top/9.flash_ctrl_intr_test.3308824133 | May 02 02:18:01 PM PDT 24 | May 02 02:18:16 PM PDT 24 | 16583600 ps | ||
T1080 | /workspace/coverage/cover_reg_top/17.flash_ctrl_same_csr_outstanding.3215419452 | May 02 02:18:13 PM PDT 24 | May 02 02:18:33 PM PDT 24 | 61726500 ps | ||
T213 | /workspace/coverage/cover_reg_top/3.flash_ctrl_mem_partial_access.171862585 | May 02 02:17:43 PM PDT 24 | May 02 02:18:01 PM PDT 24 | 21921700 ps | ||
T1081 | /workspace/coverage/cover_reg_top/8.flash_ctrl_tl_errors.2466522288 | May 02 02:18:01 PM PDT 24 | May 02 02:18:22 PM PDT 24 | 149103700 ps | ||
T268 | /workspace/coverage/cover_reg_top/2.flash_ctrl_tl_errors.1134162642 | May 02 02:17:44 PM PDT 24 | May 02 02:18:05 PM PDT 24 | 191655600 ps | ||
T1082 | /workspace/coverage/cover_reg_top/5.flash_ctrl_csr_mem_rw_with_rand_reset.1169811995 | May 02 02:17:57 PM PDT 24 | May 02 02:18:16 PM PDT 24 | 83611200 ps | ||
T1083 | /workspace/coverage/cover_reg_top/3.flash_ctrl_tl_errors.3865853979 | May 02 02:17:43 PM PDT 24 | May 02 02:18:03 PM PDT 24 | 64833900 ps | ||
T1084 | /workspace/coverage/cover_reg_top/30.flash_ctrl_intr_test.559092705 | May 02 02:18:28 PM PDT 24 | May 02 02:18:44 PM PDT 24 | 59461400 ps | ||
T1085 | /workspace/coverage/cover_reg_top/15.flash_ctrl_shadow_reg_errors_with_csr_rw.3901014746 | May 02 02:18:07 PM PDT 24 | May 02 02:18:22 PM PDT 24 | 21022600 ps | ||
T1086 | /workspace/coverage/cover_reg_top/18.flash_ctrl_csr_mem_rw_with_rand_reset.2630618114 | May 02 02:18:24 PM PDT 24 | May 02 02:18:46 PM PDT 24 | 209417500 ps | ||
T1087 | /workspace/coverage/cover_reg_top/44.flash_ctrl_intr_test.2637666068 | May 02 02:18:42 PM PDT 24 | May 02 02:18:57 PM PDT 24 | 32917200 ps | ||
T1088 | /workspace/coverage/cover_reg_top/3.flash_ctrl_csr_rw.3328632061 | May 02 02:17:42 PM PDT 24 | May 02 02:18:04 PM PDT 24 | 242880400 ps |
Test location | /workspace/coverage/default/3.flash_ctrl_host_ctrl_arb.3968014354 |
Short name | T5 |
Test name | |
Test status | |
Simulation time | 578621047000 ps |
CPU time | 2387.66 seconds |
Started | May 02 02:36:24 PM PDT 24 |
Finished | May 02 03:16:14 PM PDT 24 |
Peak memory | 264516 kb |
Host | smart-5f29b4bb-038c-4bac-9467-8e6d2ccb286f |
User | root |
Command | /workspace/default/simv +zero_delays=1 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licque ue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3968014354 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TE ST_SEQ=flash_ctrl_host_ctrl_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_n ame 3.flash_ctrl_host_ctrl_arb.3968014354 |
Directory | /workspace/3.flash_ctrl_host_ctrl_arb/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_rw.2343590602 |
Short name | T2 |
Test name | |
Test status | |
Simulation time | 14144855900 ps |
CPU time | 508.54 seconds |
Started | May 02 02:38:44 PM PDT 24 |
Finished | May 02 02:47:14 PM PDT 24 |
Peak memory | 309012 kb |
Host | smart-0dfedc9e-9445-457f-ae6e-bb5590935c7d |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2343590602 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 10.flash_ctrl_rw.2343590602 |
Directory | /workspace/10.flash_ctrl_rw/latest |
Test location | /workspace/coverage/cover_reg_top/3.flash_ctrl_tl_intg_err.250121568 |
Short name | T60 |
Test name | |
Test status | |
Simulation time | 1455536800 ps |
CPU time | 460.57 seconds |
Started | May 02 02:17:43 PM PDT 24 |
Finished | May 02 02:25:28 PM PDT 24 |
Peak memory | 261580 kb |
Host | smart-4660bc70-7c1a-4d91-bf3c-8bbea510bc90 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=250121568 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_ tl_intg_err.250121568 |
Directory | /workspace/3.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_mp_regions.177722499 |
Short name | T39 |
Test name | |
Test status | |
Simulation time | 33563700600 ps |
CPU time | 411.96 seconds |
Started | May 02 02:40:40 PM PDT 24 |
Finished | May 02 02:47:33 PM PDT 24 |
Peak memory | 273720 kb |
Host | smart-53a972f2-15a2-4da7-addc-f2308ab3eee0 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=177722499 -assert nopostproc +UVM_TESTNAME=flash_ct rl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_lo g /dev/null -cm_name 19.flash_ctrl_mp_regions.177722499 |
Directory | /workspace/19.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/20.flash_ctrl_hw_sec_otp.1202394610 |
Short name | T24 |
Test name | |
Test status | |
Simulation time | 8221712200 ps |
CPU time | 116.77 seconds |
Started | May 02 02:40:56 PM PDT 24 |
Finished | May 02 02:42:54 PM PDT 24 |
Peak memory | 262124 kb |
Host | smart-eff7c3d3-cfb7-4020-bd79-525fe2ccc415 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1202394610 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_ hw_sec_otp.1202394610 |
Directory | /workspace/20.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/cover_reg_top/0.flash_ctrl_csr_mem_rw_with_rand_reset.1999908398 |
Short name | T199 |
Test name | |
Test status | |
Simulation time | 1106487300 ps |
CPU time | 15.73 seconds |
Started | May 02 02:17:35 PM PDT 24 |
Finished | May 02 02:17:54 PM PDT 24 |
Peak memory | 271208 kb |
Host | smart-82d817ea-a8d4-405c-bf24-db97030fd596 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1999908398 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_csr_mem_rw_with_rand_reset.1999908398 |
Directory | /workspace/0.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/default/49.flash_ctrl_otp_reset.3989826862 |
Short name | T47 |
Test name | |
Test status | |
Simulation time | 222943200 ps |
CPU time | 109.29 seconds |
Started | May 02 02:43:16 PM PDT 24 |
Finished | May 02 02:45:08 PM PDT 24 |
Peak memory | 259464 kb |
Host | smart-de8717ed-b1d8-4803-907f-bf3108ef8323 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3989826862 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_o tp_reset.3989826862 |
Directory | /workspace/49.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_erase_suspend.499416109 |
Short name | T154 |
Test name | |
Test status | |
Simulation time | 2047685600 ps |
CPU time | 415.77 seconds |
Started | May 02 02:35:38 PM PDT 24 |
Finished | May 02 02:42:36 PM PDT 24 |
Peak memory | 260688 kb |
Host | smart-de19be48-44f4-4b21-ac0e-23c8b8710c3b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=499416109 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_erase_suspend_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_erase_suspend.499416109 |
Directory | /workspace/1.flash_ctrl_erase_suspend/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_intr_rd.2459406919 |
Short name | T121 |
Test name | |
Test status | |
Simulation time | 1051054600 ps |
CPU time | 183.65 seconds |
Started | May 02 02:39:20 PM PDT 24 |
Finished | May 02 02:42:26 PM PDT 24 |
Peak memory | 292504 kb |
Host | smart-4dd58070-3fe3-45c1-8e45-b93daeb2266b |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2459406919 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.fla sh_ctrl_intr_rd.2459406919 |
Directory | /workspace/13.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_mid_op_rst.1019014027 |
Short name | T40 |
Test name | |
Test status | |
Simulation time | 4848083200 ps |
CPU time | 69.63 seconds |
Started | May 02 02:35:37 PM PDT 24 |
Finished | May 02 02:36:49 PM PDT 24 |
Peak memory | 259280 kb |
Host | smart-6b9ac350-83f7-4778-a6bb-1e120c2de2a9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1019014027 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mid_op_rst_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_mid_op_rst.1019014027 |
Directory | /workspace/1.flash_ctrl_mid_op_rst/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_phy_host_grant_err.1092985057 |
Short name | T19 |
Test name | |
Test status | |
Simulation time | 44786300 ps |
CPU time | 13.65 seconds |
Started | May 02 02:37:10 PM PDT 24 |
Finished | May 02 02:37:26 PM PDT 24 |
Peak memory | 261448 kb |
Host | smart-15b4df8e-450c-449a-92de-50727fc9a125 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=50 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentatio n_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1092985057 -a ssert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_host_grant_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_phy_host_grant_err.1092985057 |
Directory | /workspace/4.flash_ctrl_phy_host_grant_err/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_lcmgr_intg.3660529057 |
Short name | T56 |
Test name | |
Test status | |
Simulation time | 15606700 ps |
CPU time | 13.81 seconds |
Started | May 02 02:39:29 PM PDT 24 |
Finished | May 02 02:39:44 PM PDT 24 |
Peak memory | 259088 kb |
Host | smart-4da3885e-bbd6-4f41-8b0a-09cec39c9ea1 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3660529057 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 13.flash_ctrl_lcmgr_intg.3660529057 |
Directory | /workspace/13.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/77.flash_ctrl_otp_reset.2611539209 |
Short name | T101 |
Test name | |
Test status | |
Simulation time | 145613900 ps |
CPU time | 137.4 seconds |
Started | May 02 02:43:41 PM PDT 24 |
Finished | May 02 02:46:00 PM PDT 24 |
Peak memory | 263408 kb |
Host | smart-2aaf63c3-c7c5-4613-b64c-28f12b7635ed |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2611539209 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.flash_ctrl_o tp_reset.2611539209 |
Directory | /workspace/77.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_ro_derr.3752011603 |
Short name | T45 |
Test name | |
Test status | |
Simulation time | 799526300 ps |
CPU time | 138.53 seconds |
Started | May 02 02:38:15 PM PDT 24 |
Finished | May 02 02:40:35 PM PDT 24 |
Peak memory | 282516 kb |
Host | smart-bc823a07-8a45-4aca-b978-a4abc6280802 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_i nstrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed= 3752011603 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_ro_derr.3752011603 |
Directory | /workspace/8.flash_ctrl_ro_derr/latest |
Test location | /workspace/coverage/cover_reg_top/16.flash_ctrl_tl_intg_err.3213302727 |
Short name | T207 |
Test name | |
Test status | |
Simulation time | 2643246000 ps |
CPU time | 904.19 seconds |
Started | May 02 02:18:13 PM PDT 24 |
Finished | May 02 02:33:20 PM PDT 24 |
Peak memory | 263940 kb |
Host | smart-1bb9e190-a5a5-447d-ab64-dbeaf4cc2e0a |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3213302727 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.flash_ctr l_tl_intg_err.3213302727 |
Directory | /workspace/16.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/26.flash_ctrl_intr_test.3113234721 |
Short name | T265 |
Test name | |
Test status | |
Simulation time | 26032900 ps |
CPU time | 13.49 seconds |
Started | May 02 02:18:31 PM PDT 24 |
Finished | May 02 02:18:45 PM PDT 24 |
Peak memory | 262508 kb |
Host | smart-434d91d2-b84b-4073-9859-ac136e4230b8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3113234721 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_intr_test. 3113234721 |
Directory | /workspace/26.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/default/70.flash_ctrl_otp_reset.831560495 |
Short name | T23 |
Test name | |
Test status | |
Simulation time | 43542600 ps |
CPU time | 111.8 seconds |
Started | May 02 02:43:35 PM PDT 24 |
Finished | May 02 02:45:29 PM PDT 24 |
Peak memory | 259296 kb |
Host | smart-b5e79cfd-ba7a-4eb8-9000-e9ba7a65e43c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=831560495 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.flash_ctrl_ot p_reset.831560495 |
Directory | /workspace/70.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/34.flash_ctrl_alert_test.2701312901 |
Short name | T8 |
Test name | |
Test status | |
Simulation time | 287908000 ps |
CPU time | 13.94 seconds |
Started | May 02 02:42:22 PM PDT 24 |
Finished | May 02 02:42:37 PM PDT 24 |
Peak memory | 257684 kb |
Host | smart-32d432ee-f84d-4523-af56-5dc9f44de355 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2701312901 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_alert_test. 2701312901 |
Directory | /workspace/34.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_hw_prog_rma_wipe_err.2123757497 |
Short name | T113 |
Test name | |
Test status | |
Simulation time | 10012785900 ps |
CPU time | 124.32 seconds |
Started | May 02 02:39:08 PM PDT 24 |
Finished | May 02 02:41:13 PM PDT 24 |
Peak memory | 347000 kb |
Host | smart-b7d7790a-0580-46c2-9ffe-4b92bdb73548 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2123757497 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_hw_prog_rma_wipe_err.2123757497 |
Directory | /workspace/11.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_hw_prog_rma_wipe_err.2769224869 |
Short name | T157 |
Test name | |
Test status | |
Simulation time | 10013959300 ps |
CPU time | 264.64 seconds |
Started | May 02 02:39:55 PM PDT 24 |
Finished | May 02 02:44:21 PM PDT 24 |
Peak memory | 315544 kb |
Host | smart-3463891f-a075-4bd1-b009-138d1ecb1483 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2769224869 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_hw_prog_rma_wipe_err.2769224869 |
Directory | /workspace/15.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/cover_reg_top/4.flash_ctrl_tl_errors.569678027 |
Short name | T201 |
Test name | |
Test status | |
Simulation time | 247937000 ps |
CPU time | 20.67 seconds |
Started | May 02 02:17:51 PM PDT 24 |
Finished | May 02 02:18:13 PM PDT 24 |
Peak memory | 263808 kb |
Host | smart-4e9f0eee-983a-4605-9600-32b27db0d262 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=569678027 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_tl_errors.569678027 |
Directory | /workspace/4.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_disable.1681649744 |
Short name | T38 |
Test name | |
Test status | |
Simulation time | 10963400 ps |
CPU time | 22.39 seconds |
Started | May 02 02:39:02 PM PDT 24 |
Finished | May 02 02:39:26 PM PDT 24 |
Peak memory | 280244 kb |
Host | smart-4c828d77-6b25-4ad4-962f-23ec01d7dca9 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1681649744 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_disable.1681649744 |
Directory | /workspace/11.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/22.flash_ctrl_sec_info_access.2882857556 |
Short name | T65 |
Test name | |
Test status | |
Simulation time | 3711885500 ps |
CPU time | 68.47 seconds |
Started | May 02 02:41:12 PM PDT 24 |
Finished | May 02 02:42:22 PM PDT 24 |
Peak memory | 262320 kb |
Host | smart-237daa8c-c174-476e-8bc3-3b45a9e7c44e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2882857556 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_sec_info_access.2882857556 |
Directory | /workspace/22.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/45.flash_ctrl_otp_reset.1310924649 |
Short name | T89 |
Test name | |
Test status | |
Simulation time | 293908100 ps |
CPU time | 133.4 seconds |
Started | May 02 02:43:04 PM PDT 24 |
Finished | May 02 02:45:20 PM PDT 24 |
Peak memory | 263232 kb |
Host | smart-4d5a84e4-0bfe-4ac0-96f3-00d9521a1126 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1310924649 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_o tp_reset.1310924649 |
Directory | /workspace/45.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_rma_err.150453721 |
Short name | T97 |
Test name | |
Test status | |
Simulation time | 157496807700 ps |
CPU time | 930.24 seconds |
Started | May 02 02:35:28 PM PDT 24 |
Finished | May 02 02:51:01 PM PDT 24 |
Peak memory | 258624 kb |
Host | smart-84c1c12f-78ac-4136-94cb-56168baa3fb7 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +flash_erase_latency=50 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNO TES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=150453721 -assert nopostproc +UVM_TEST NAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/defau lt.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_rma_err.150453721 |
Directory | /workspace/0.flash_ctrl_rma_err/latest |
Test location | /workspace/coverage/default/62.flash_ctrl_otp_reset.1984633743 |
Short name | T156 |
Test name | |
Test status | |
Simulation time | 110144700 ps |
CPU time | 135.94 seconds |
Started | May 02 02:43:30 PM PDT 24 |
Finished | May 02 02:45:48 PM PDT 24 |
Peak memory | 262872 kb |
Host | smart-11d3d6f6-e95b-4e93-aa10-f6a1a02378ba |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1984633743 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.flash_ctrl_o tp_reset.1984633743 |
Directory | /workspace/62.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/71.flash_ctrl_otp_reset.3991870113 |
Short name | T706 |
Test name | |
Test status | |
Simulation time | 39307500 ps |
CPU time | 129.8 seconds |
Started | May 02 02:43:38 PM PDT 24 |
Finished | May 02 02:45:48 PM PDT 24 |
Peak memory | 259252 kb |
Host | smart-6f3641c8-8d2a-42be-b635-25be2b1aa323 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3991870113 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.flash_ctrl_o tp_reset.3991870113 |
Directory | /workspace/71.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_fetch_code.4066302605 |
Short name | T64 |
Test name | |
Test status | |
Simulation time | 1033775100 ps |
CPU time | 23.55 seconds |
Started | May 02 02:36:56 PM PDT 24 |
Finished | May 02 02:37:20 PM PDT 24 |
Peak memory | 264464 kb |
Host | smart-3958d41b-7bc7-4641-8770-56cd2bc01ea5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4066302605 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_fetch_code.4066302605 |
Directory | /workspace/4.flash_ctrl_fetch_code/latest |
Test location | /workspace/coverage/default/33.flash_ctrl_intr_rd_slow_flash.3793189561 |
Short name | T423 |
Test name | |
Test status | |
Simulation time | 17536867500 ps |
CPU time | 206.71 seconds |
Started | May 02 02:42:17 PM PDT 24 |
Finished | May 02 02:45:46 PM PDT 24 |
Peak memory | 284252 kb |
Host | smart-0db5d1a7-56f1-4237-9448-a0b2007e1573 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3793189561 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_intr_rd_slow_flash.3793189561 |
Directory | /workspace/33.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/cover_reg_top/0.flash_ctrl_mem_partial_access.1165937762 |
Short name | T210 |
Test name | |
Test status | |
Simulation time | 18845200 ps |
CPU time | 13.71 seconds |
Started | May 02 02:17:37 PM PDT 24 |
Finished | May 02 02:17:54 PM PDT 24 |
Peak memory | 263920 kb |
Host | smart-07f0a1c6-7b4d-4ffd-b3c6-d931d9bc94f5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1165937762 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=f lash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.fla sh_ctrl_mem_partial_access.1165937762 |
Directory | /workspace/0.flash_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/default/39.flash_ctrl_rw_evict.3780773753 |
Short name | T13 |
Test name | |
Test status | |
Simulation time | 33896500 ps |
CPU time | 32.64 seconds |
Started | May 02 02:42:43 PM PDT 24 |
Finished | May 02 02:43:17 PM PDT 24 |
Peak memory | 266864 kb |
Host | smart-3cbe792a-87ff-40a3-9e5f-47a26a2708ed |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3780773753 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.fl ash_ctrl_rw_evict.3780773753 |
Directory | /workspace/39.flash_ctrl_rw_evict/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_mp_regions.3443239528 |
Short name | T131 |
Test name | |
Test status | |
Simulation time | 15607547500 ps |
CPU time | 340.63 seconds |
Started | May 02 02:39:20 PM PDT 24 |
Finished | May 02 02:45:03 PM PDT 24 |
Peak memory | 272984 kb |
Host | smart-523d30e0-86ca-4396-b53e-e08999688067 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3443239528 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 13.flash_ctrl_mp_regions.3443239528 |
Directory | /workspace/13.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/cover_reg_top/5.flash_ctrl_tl_intg_err.2544840007 |
Short name | T205 |
Test name | |
Test status | |
Simulation time | 647477900 ps |
CPU time | 903.33 seconds |
Started | May 02 02:17:53 PM PDT 24 |
Finished | May 02 02:32:57 PM PDT 24 |
Peak memory | 263964 kb |
Host | smart-044348e8-7ffe-4141-9b57-86a73a57235e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2544840007 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.flash_ctrl _tl_intg_err.2544840007 |
Directory | /workspace/5.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_invalid_op.805497856 |
Short name | T152 |
Test name | |
Test status | |
Simulation time | 8141673000 ps |
CPU time | 87.74 seconds |
Started | May 02 02:38:46 PM PDT 24 |
Finished | May 02 02:40:15 PM PDT 24 |
Peak memory | 262348 kb |
Host | smart-ec22eea3-689d-4ce4-a19d-c7455d42210b |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=805497856 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op _vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_invalid_op.805497856 |
Directory | /workspace/10.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_wr_intg.2465611445 |
Short name | T194 |
Test name | |
Test status | |
Simulation time | 173922800 ps |
CPU time | 14.94 seconds |
Started | May 02 02:35:53 PM PDT 24 |
Finished | May 02 02:36:09 PM PDT 24 |
Peak memory | 259632 kb |
Host | smart-d08c9b13-d918-417d-9322-33da369dcf17 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=10 +otf_num_hr=0 +ecc_mode=1 +en_always_prog=1 +otf_rd_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_ RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2465611445 -assert nopostproc +UV M_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_wr_path_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_wr_intg.2465611445 |
Directory | /workspace/1.flash_ctrl_wr_intg/latest |
Test location | /workspace/coverage/cover_reg_top/5.flash_ctrl_tl_errors.2192524705 |
Short name | T263 |
Test name | |
Test status | |
Simulation time | 181753400 ps |
CPU time | 18.78 seconds |
Started | May 02 02:17:49 PM PDT 24 |
Finished | May 02 02:18:10 PM PDT 24 |
Peak memory | 263828 kb |
Host | smart-33fb6a7b-ebd3-43c8-9e27-d37aa4a6d8c7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2192524705 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_tl_errors.2 192524705 |
Directory | /workspace/5.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_error_prog_win.988294377 |
Short name | T163 |
Test name | |
Test status | |
Simulation time | 1519549100 ps |
CPU time | 998.05 seconds |
Started | May 02 02:35:22 PM PDT 24 |
Finished | May 02 02:52:02 PM PDT 24 |
Peak memory | 272724 kb |
Host | smart-e0c79f10-5208-4214-8ab8-69dc9443c277 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=988294377 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_error_prog_win.988294377 |
Directory | /workspace/0.flash_ctrl_error_prog_win/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_lcmgr_intg.3027566813 |
Short name | T87 |
Test name | |
Test status | |
Simulation time | 15149300 ps |
CPU time | 13.47 seconds |
Started | May 02 02:38:08 PM PDT 24 |
Finished | May 02 02:38:22 PM PDT 24 |
Peak memory | 264632 kb |
Host | smart-c443a308-65c6-47b3-8f0b-9efa717df1a3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3027566813 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 7.flash_ctrl_lcmgr_intg.3027566813 |
Directory | /workspace/7.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_rw.526649222 |
Short name | T127 |
Test name | |
Test status | |
Simulation time | 13917415600 ps |
CPU time | 509.2 seconds |
Started | May 02 02:38:31 PM PDT 24 |
Finished | May 02 02:47:02 PM PDT 24 |
Peak memory | 313896 kb |
Host | smart-5e8c0628-1a35-4931-a6c7-464fcff87981 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=526649222 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_rw.526649222 |
Directory | /workspace/9.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_rw.3031453384 |
Short name | T140 |
Test name | |
Test status | |
Simulation time | 4766890500 ps |
CPU time | 569.28 seconds |
Started | May 02 02:36:05 PM PDT 24 |
Finished | May 02 02:45:37 PM PDT 24 |
Peak memory | 313324 kb |
Host | smart-3ed8fd03-ada9-45b0-8314-b921b8f3ae0a |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3031453384 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 2.flash_ctrl_rw.3031453384 |
Directory | /workspace/2.flash_ctrl_rw/latest |
Test location | /workspace/coverage/cover_reg_top/21.flash_ctrl_intr_test.295984458 |
Short name | T321 |
Test name | |
Test status | |
Simulation time | 43841400 ps |
CPU time | 13.66 seconds |
Started | May 02 02:18:22 PM PDT 24 |
Finished | May 02 02:18:38 PM PDT 24 |
Peak memory | 262428 kb |
Host | smart-9af0017f-3d1d-4cdb-a2c6-bcb95cc887af |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=295984458 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_intr_test.295984458 |
Directory | /workspace/21.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/1.flash_ctrl_tl_intg_err.872398912 |
Short name | T57 |
Test name | |
Test status | |
Simulation time | 348728700 ps |
CPU time | 388.62 seconds |
Started | May 02 02:17:37 PM PDT 24 |
Finished | May 02 02:24:10 PM PDT 24 |
Peak memory | 263888 kb |
Host | smart-d9519d4c-4eb5-4d4c-9a53-650e8918444b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=872398912 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_ tl_intg_err.872398912 |
Directory | /workspace/1.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_phy_arb_redun.1485808414 |
Short name | T126 |
Test name | |
Test status | |
Simulation time | 705768100 ps |
CPU time | 17.66 seconds |
Started | May 02 02:36:56 PM PDT 24 |
Finished | May 02 02:37:15 PM PDT 24 |
Peak memory | 260928 kb |
Host | smart-99264299-d944-45e1-a2a9-217606f053d7 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentatio n_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1485808414 -a ssert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_redun_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_ dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_phy_arb_redun.1485808414 |
Directory | /workspace/3.flash_ctrl_phy_arb_redun/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_ro.3164486289 |
Short name | T167 |
Test name | |
Test status | |
Simulation time | 2461006600 ps |
CPU time | 116.2 seconds |
Started | May 02 02:36:39 PM PDT 24 |
Finished | May 02 02:38:36 PM PDT 24 |
Peak memory | 280676 kb |
Host | smart-31eecb32-fc05-41fa-a844-6392b689bbcd |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3164486289 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 3.flash_ctrl_ro.3164486289 |
Directory | /workspace/3.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_re_evict.2397583597 |
Short name | T73 |
Test name | |
Test status | |
Simulation time | 147705000 ps |
CPU time | 35.99 seconds |
Started | May 02 02:38:47 PM PDT 24 |
Finished | May 02 02:39:25 PM PDT 24 |
Peak memory | 264916 kb |
Host | smart-4be90425-2e5e-4b8a-81a3-b7f48982b151 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2397583597 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.fl ash_ctrl_re_evict.2397583597 |
Directory | /workspace/10.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_re_evict.2904382274 |
Short name | T316 |
Test name | |
Test status | |
Simulation time | 102428200 ps |
CPU time | 31.04 seconds |
Started | May 02 02:39:30 PM PDT 24 |
Finished | May 02 02:40:02 PM PDT 24 |
Peak memory | 269272 kb |
Host | smart-7f8622c5-392d-4ae5-85dd-d2d6ac7b1afa |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2904382274 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.fl ash_ctrl_re_evict.2904382274 |
Directory | /workspace/13.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_rw_evict_all_en.3227297119 |
Short name | T314 |
Test name | |
Test status | |
Simulation time | 50017300 ps |
CPU time | 31.74 seconds |
Started | May 02 02:39:58 PM PDT 24 |
Finished | May 02 02:40:30 PM PDT 24 |
Peak memory | 275060 kb |
Host | smart-72f2b56f-2d38-4c11-b0eb-175c9ff722e5 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd_data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +U VM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3227297119 -assert nopostproc +UVM_TESTNAME= flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_rw_evict_all_en.3227297119 |
Directory | /workspace/15.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_phy_ack_consistency.2716229126 |
Short name | T117 |
Test name | |
Test status | |
Simulation time | 27641000 ps |
CPU time | 14.05 seconds |
Started | May 02 02:35:31 PM PDT 24 |
Finished | May 02 02:35:48 PM PDT 24 |
Peak memory | 276496 kb |
Host | smart-e2dce401-966d-48ea-a93d-dff4579d9bb5 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +bank0_pct=8 +otf_rd_pct=4 +en_always_all=1 +bypass_alert_ready_to_end_ check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +nt b_random_seed=2716229126 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_ack_consistency_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_phy_ack_consistency.2716229126 |
Directory | /workspace/0.flash_ctrl_phy_ack_consistency/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_rd_intg.2469217422 |
Short name | T84 |
Test name | |
Test status | |
Simulation time | 127539000 ps |
CPU time | 30.48 seconds |
Started | May 02 02:35:53 PM PDT 24 |
Finished | May 02 02:36:25 PM PDT 24 |
Peak memory | 278988 kb |
Host | smart-c6d35544-717c-480f-98cd-213e20a24372 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +otf_num_hr=100 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM _LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2469217422 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_ test +UVM_TEST_SEQ=flash_ctrl_rd_path_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 1.flash_ctrl_rd_intg.2469217422 |
Directory | /workspace/1.flash_ctrl_rd_intg/latest |
Test location | /workspace/coverage/default/40.flash_ctrl_sec_info_access.1377979987 |
Short name | T369 |
Test name | |
Test status | |
Simulation time | 1415929400 ps |
CPU time | 58.26 seconds |
Started | May 02 02:42:49 PM PDT 24 |
Finished | May 02 02:43:48 PM PDT 24 |
Peak memory | 261808 kb |
Host | smart-3d65947a-0b9b-4b71-8f59-a01de6b3ab7f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1377979987 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_sec_info_access.1377979987 |
Directory | /workspace/40.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/cover_reg_top/11.flash_ctrl_same_csr_outstanding.1793365829 |
Short name | T224 |
Test name | |
Test status | |
Simulation time | 103802600 ps |
CPU time | 15.64 seconds |
Started | May 02 02:18:09 PM PDT 24 |
Finished | May 02 02:18:26 PM PDT 24 |
Peak memory | 260236 kb |
Host | smart-f39af094-086b-4203-be31-f043681a442e |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1793365829 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 11.flash_ctrl_same_csr_outstanding.1793365829 |
Directory | /workspace/11.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_hw_read_seed_err.2317736529 |
Short name | T76 |
Test name | |
Test status | |
Simulation time | 54379100 ps |
CPU time | 13.27 seconds |
Started | May 02 02:39:09 PM PDT 24 |
Finished | May 02 02:39:23 PM PDT 24 |
Peak memory | 257892 kb |
Host | smart-4f2a8a8c-d627-441b-a719-a2d4785fb715 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2317736529 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_hw_read_seed_err.2317736529 |
Directory | /workspace/11.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/cover_reg_top/12.flash_ctrl_tl_intg_err.243676685 |
Short name | T344 |
Test name | |
Test status | |
Simulation time | 2839434200 ps |
CPU time | 898.16 seconds |
Started | May 02 02:18:10 PM PDT 24 |
Finished | May 02 02:33:10 PM PDT 24 |
Peak memory | 262660 kb |
Host | smart-abb568e0-d8d8-4330-8b37-72e4c5ba3fd9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=243676685 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.flash_ctrl _tl_intg_err.243676685 |
Directory | /workspace/12.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/20.flash_ctrl_connect.4150003467 |
Short name | T71 |
Test name | |
Test status | |
Simulation time | 23624700 ps |
CPU time | 15.7 seconds |
Started | May 02 02:41:06 PM PDT 24 |
Finished | May 02 02:41:23 PM PDT 24 |
Peak memory | 275368 kb |
Host | smart-4c0f603b-0ebc-47a6-adb2-62a2ee30fcca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4150003467 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_connect.4150003467 |
Directory | /workspace/20.flash_ctrl_connect/latest |
Test location | /workspace/coverage/cover_reg_top/15.flash_ctrl_tl_errors.3948141569 |
Short name | T188 |
Test name | |
Test status | |
Simulation time | 53860500 ps |
CPU time | 18.91 seconds |
Started | May 02 02:18:10 PM PDT 24 |
Finished | May 02 02:18:30 PM PDT 24 |
Peak memory | 263884 kb |
Host | smart-66caad2b-ecd6-44a1-bd18-262135d82a89 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3948141569 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_tl_errors. 3948141569 |
Directory | /workspace/15.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_error_prog_type.3827128325 |
Short name | T33 |
Test name | |
Test status | |
Simulation time | 2087594200 ps |
CPU time | 1755.47 seconds |
Started | May 02 02:35:26 PM PDT 24 |
Finished | May 02 03:04:44 PM PDT 24 |
Peak memory | 264204 kb |
Host | smart-e69932f4-ed40-407d-a991-76e20602e5e3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3827128325 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_type_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_error_prog_type.3827128325 |
Directory | /workspace/0.flash_ctrl_error_prog_type/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_host_ctrl_arb.3040449212 |
Short name | T61 |
Test name | |
Test status | |
Simulation time | 238288072100 ps |
CPU time | 2532.23 seconds |
Started | May 02 02:35:57 PM PDT 24 |
Finished | May 02 03:18:11 PM PDT 24 |
Peak memory | 264548 kb |
Host | smart-7bcda392-1e01-4f51-a3a8-4213f80203be |
User | root |
Command | /workspace/default/simv +zero_delays=1 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licque ue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3040449212 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TE ST_SEQ=flash_ctrl_host_ctrl_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_n ame 2.flash_ctrl_host_ctrl_arb.3040449212 |
Directory | /workspace/2.flash_ctrl_host_ctrl_arb/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_phy_arb_redun.1028530274 |
Short name | T123 |
Test name | |
Test status | |
Simulation time | 665152300 ps |
CPU time | 20.72 seconds |
Started | May 02 02:36:16 PM PDT 24 |
Finished | May 02 02:36:38 PM PDT 24 |
Peak memory | 264376 kb |
Host | smart-56fc0c1b-a9bf-4322-984d-54a006133af8 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentatio n_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1028530274 -a ssert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_redun_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_ dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_phy_arb_redun.1028530274 |
Directory | /workspace/2.flash_ctrl_phy_arb_redun/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_hw_prog_rma_wipe_err.1327020512 |
Short name | T295 |
Test name | |
Test status | |
Simulation time | 10012579900 ps |
CPU time | 104.27 seconds |
Started | May 02 02:38:50 PM PDT 24 |
Finished | May 02 02:40:36 PM PDT 24 |
Peak memory | 304704 kb |
Host | smart-e51c9d2f-2c03-4907-96b4-89e01e90b456 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1327020512 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_hw_prog_rma_wipe_err.1327020512 |
Directory | /workspace/10.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/cover_reg_top/9.flash_ctrl_tl_intg_err.1005985897 |
Short name | T343 |
Test name | |
Test status | |
Simulation time | 338669000 ps |
CPU time | 894.1 seconds |
Started | May 02 02:17:55 PM PDT 24 |
Finished | May 02 02:32:51 PM PDT 24 |
Peak memory | 261916 kb |
Host | smart-d2e15e98-c7f4-4672-a9a4-a4fdc4bc2cf0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1005985897 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.flash_ctrl _tl_intg_err.1005985897 |
Directory | /workspace/9.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_intr_rd.4261917133 |
Short name | T378 |
Test name | |
Test status | |
Simulation time | 2720831000 ps |
CPU time | 153.71 seconds |
Started | May 02 02:38:44 PM PDT 24 |
Finished | May 02 02:41:20 PM PDT 24 |
Peak memory | 293564 kb |
Host | smart-ae4f43ac-0258-49d3-bddb-83ac46b3a0d9 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4261917133 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.fla sh_ctrl_intr_rd.4261917133 |
Directory | /workspace/10.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_sec_info_access.231610482 |
Short name | T362 |
Test name | |
Test status | |
Simulation time | 15358320600 ps |
CPU time | 78.05 seconds |
Started | May 02 02:38:45 PM PDT 24 |
Finished | May 02 02:40:04 PM PDT 24 |
Peak memory | 261452 kb |
Host | smart-daef4f92-1fe4-42cb-b2a7-4a264862db7b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=231610482 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_sec_info_access.231610482 |
Directory | /workspace/10.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/35.flash_ctrl_sec_info_access.2109863743 |
Short name | T367 |
Test name | |
Test status | |
Simulation time | 1405203000 ps |
CPU time | 60.98 seconds |
Started | May 02 02:42:28 PM PDT 24 |
Finished | May 02 02:43:30 PM PDT 24 |
Peak memory | 262564 kb |
Host | smart-7dd420a0-86e5-4198-98fa-9b23c665c5ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2109863743 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_sec_info_access.2109863743 |
Directory | /workspace/35.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_full_mem_access.2792564123 |
Short name | T68 |
Test name | |
Test status | |
Simulation time | 539864879700 ps |
CPU time | 2952.44 seconds |
Started | May 02 02:35:21 PM PDT 24 |
Finished | May 02 03:24:36 PM PDT 24 |
Peak memory | 264388 kb |
Host | smart-132b2327-1204-4a2f-ad53-831265e3fabd |
User | root |
Command | /workspace/default/simv +test_timeout_ns=500_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2792564123 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_full_mem_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_c trl_full_mem_access.2792564123 |
Directory | /workspace/0.flash_ctrl_full_mem_access/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_hw_rma_reset.743215966 |
Short name | T94 |
Test name | |
Test status | |
Simulation time | 40122150700 ps |
CPU time | 793.97 seconds |
Started | May 02 02:39:08 PM PDT 24 |
Finished | May 02 02:52:23 PM PDT 24 |
Peak memory | 262832 kb |
Host | smart-82d1a792-7a8d-40e4-9d71-9e703fc095e5 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=743215966 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/nu ll -cm_name 12.flash_ctrl_hw_rma_reset.743215966 |
Directory | /workspace/12.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_disable.1837647474 |
Short name | T52 |
Test name | |
Test status | |
Simulation time | 31646600 ps |
CPU time | 22.66 seconds |
Started | May 02 02:36:09 PM PDT 24 |
Finished | May 02 02:36:34 PM PDT 24 |
Peak memory | 280212 kb |
Host | smart-c6cb259e-cad5-445c-abc1-fb104341d4df |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1837647474 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_disable.1837647474 |
Directory | /workspace/2.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_access_after_disable.2751408705 |
Short name | T20 |
Test name | |
Test status | |
Simulation time | 15300400 ps |
CPU time | 13.78 seconds |
Started | May 02 02:35:30 PM PDT 24 |
Finished | May 02 02:35:46 PM PDT 24 |
Peak memory | 261180 kb |
Host | smart-ba2d6a35-0c24-4c00-a2f7-951f853b8af6 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +otf_num_rw=5 +otf_num_hr=0 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation _enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2751408705 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_access_after_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+asser t -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_access_after_disable.2751408705 |
Directory | /workspace/0.flash_ctrl_access_after_disable/latest |
Test location | /workspace/coverage/default/23.flash_ctrl_hw_sec_otp.2433462046 |
Short name | T241 |
Test name | |
Test status | |
Simulation time | 3316169000 ps |
CPU time | 64.31 seconds |
Started | May 02 02:41:09 PM PDT 24 |
Finished | May 02 02:42:15 PM PDT 24 |
Peak memory | 262096 kb |
Host | smart-3f236a94-932c-4471-9ff7-453a072c2b74 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2433462046 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_ hw_sec_otp.2433462046 |
Directory | /workspace/23.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_phy_arb_redun.3284073636 |
Short name | T124 |
Test name | |
Test status | |
Simulation time | 707455300 ps |
CPU time | 16.63 seconds |
Started | May 02 02:35:54 PM PDT 24 |
Finished | May 02 02:36:13 PM PDT 24 |
Peak memory | 262920 kb |
Host | smart-f9216c18-1890-4268-9ca5-d128e9c5ef36 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentatio n_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3284073636 -a ssert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_redun_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_ dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_phy_arb_redun.3284073636 |
Directory | /workspace/1.flash_ctrl_phy_arb_redun/latest |
Test location | /workspace/coverage/cover_reg_top/11.flash_ctrl_intr_test.1140694787 |
Short name | T980 |
Test name | |
Test status | |
Simulation time | 37997700 ps |
CPU time | 13.41 seconds |
Started | May 02 02:18:06 PM PDT 24 |
Finished | May 02 02:18:21 PM PDT 24 |
Peak memory | 262348 kb |
Host | smart-ee7abfef-24bd-47ba-912d-63cbf781bc58 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1140694787 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_intr_test. 1140694787 |
Directory | /workspace/11.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_config_regwen.3001445548 |
Short name | T784 |
Test name | |
Test status | |
Simulation time | 20046200 ps |
CPU time | 13.62 seconds |
Started | May 02 02:35:28 PM PDT 24 |
Finished | May 02 02:35:44 PM PDT 24 |
Peak memory | 261284 kb |
Host | smart-90a4cd10-af59-47c1-aff3-2a020d22116a |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -u cli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3001445548 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SE Q=flash_ctrl_config_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0 .flash_ctrl_config_regwen.3001445548 |
Directory | /workspace/0.flash_ctrl_config_regwen/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_hw_read_seed_err.2724936510 |
Short name | T338 |
Test name | |
Test status | |
Simulation time | 18457900 ps |
CPU time | 13.37 seconds |
Started | May 02 02:35:29 PM PDT 24 |
Finished | May 02 02:35:44 PM PDT 24 |
Peak memory | 264652 kb |
Host | smart-cfbbb244-51ff-44cf-9e8c-40ccc00e3563 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2724936510 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_hw_read_seed_err.2724936510 |
Directory | /workspace/0.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_sec_info_access.3115178780 |
Short name | T371 |
Test name | |
Test status | |
Simulation time | 563681900 ps |
CPU time | 62.07 seconds |
Started | May 02 02:35:29 PM PDT 24 |
Finished | May 02 02:36:33 PM PDT 24 |
Peak memory | 262668 kb |
Host | smart-883e78d0-879f-4737-8651-0a71cbe3b7a2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3115178780 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_sec_info_access.3115178780 |
Directory | /workspace/0.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_sec_info_access.1266725012 |
Short name | T7 |
Test name | |
Test status | |
Simulation time | 9360221800 ps |
CPU time | 75.83 seconds |
Started | May 02 02:39:14 PM PDT 24 |
Finished | May 02 02:40:31 PM PDT 24 |
Peak memory | 262564 kb |
Host | smart-722961d0-5643-455c-a9bb-ae868fcaf458 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1266725012 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_sec_info_access.1266725012 |
Directory | /workspace/12.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_disable.3185944465 |
Short name | T358 |
Test name | |
Test status | |
Simulation time | 28173100 ps |
CPU time | 21.77 seconds |
Started | May 02 02:39:27 PM PDT 24 |
Finished | May 02 02:39:50 PM PDT 24 |
Peak memory | 272944 kb |
Host | smart-983606eb-1ec4-4054-8148-29884a2789e1 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3185944465 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_disable.3185944465 |
Directory | /workspace/13.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_sec_info_access.1833769216 |
Short name | T365 |
Test name | |
Test status | |
Simulation time | 2429102900 ps |
CPU time | 58.57 seconds |
Started | May 02 02:36:08 PM PDT 24 |
Finished | May 02 02:37:10 PM PDT 24 |
Peak memory | 262604 kb |
Host | smart-dafc0d45-c611-45b8-b8ff-ae4aa7e908d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1833769216 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_sec_info_access.1833769216 |
Directory | /workspace/2.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/26.flash_ctrl_disable.2527225875 |
Short name | T350 |
Test name | |
Test status | |
Simulation time | 28187500 ps |
CPU time | 20.74 seconds |
Started | May 02 02:41:41 PM PDT 24 |
Finished | May 02 02:42:03 PM PDT 24 |
Peak memory | 264736 kb |
Host | smart-6d3df9a0-128f-46e9-aa8d-8a525041c864 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2527225875 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_disable.2527225875 |
Directory | /workspace/26.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/36.flash_ctrl_sec_info_access.3698703777 |
Short name | T373 |
Test name | |
Test status | |
Simulation time | 2795634100 ps |
CPU time | 64.35 seconds |
Started | May 02 02:42:30 PM PDT 24 |
Finished | May 02 02:43:36 PM PDT 24 |
Peak memory | 262424 kb |
Host | smart-dd775fc5-7f7b-4a1f-8441-2ef734dbad90 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3698703777 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_sec_info_access.3698703777 |
Directory | /workspace/36.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/46.flash_ctrl_disable.3328271180 |
Short name | T349 |
Test name | |
Test status | |
Simulation time | 10440300 ps |
CPU time | 21.98 seconds |
Started | May 02 02:43:02 PM PDT 24 |
Finished | May 02 02:43:26 PM PDT 24 |
Peak memory | 264748 kb |
Host | smart-15d83bf5-10cb-4eb8-948c-4c188ff61a1c |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3328271180 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_disable.3328271180 |
Directory | /workspace/46.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_disable.893167709 |
Short name | T348 |
Test name | |
Test status | |
Simulation time | 15267800 ps |
CPU time | 22.38 seconds |
Started | May 02 02:38:42 PM PDT 24 |
Finished | May 02 02:39:06 PM PDT 24 |
Peak memory | 272912 kb |
Host | smart-4a21a056-e58f-4b70-b615-94cb2868fc7e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=893167709 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_disable.893167709 |
Directory | /workspace/9.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_rd_buff_evict.564889104 |
Short name | T287 |
Test name | |
Test status | |
Simulation time | 1413858000 ps |
CPU time | 125 seconds |
Started | May 02 02:35:13 PM PDT 24 |
Finished | May 02 02:37:20 PM PDT 24 |
Peak memory | 264356 kb |
Host | smart-89d187df-5372-4c41-9fd4-67aa3460887b |
User | root |
Command | /workspace/default/simv +en_cov=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=564889104 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rd_buff_evict_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_rd_buff_evict.564889104 |
Directory | /workspace/0.flash_ctrl_rd_buff_evict/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_rw.4039534714 |
Short name | T170 |
Test name | |
Test status | |
Simulation time | 16305307900 ps |
CPU time | 472.26 seconds |
Started | May 02 02:39:21 PM PDT 24 |
Finished | May 02 02:47:15 PM PDT 24 |
Peak memory | 309112 kb |
Host | smart-29c975ba-8c14-4865-9908-8a94fc4335e9 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4039534714 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 13.flash_ctrl_rw.4039534714 |
Directory | /workspace/13.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_phy_ack_consistency.3394664445 |
Short name | T179 |
Test name | |
Test status | |
Simulation time | 26268100 ps |
CPU time | 13.91 seconds |
Started | May 02 02:36:15 PM PDT 24 |
Finished | May 02 02:36:30 PM PDT 24 |
Peak memory | 260520 kb |
Host | smart-38865a1c-d0d9-4476-87f6-f33a50a424cf |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +bank0_pct=8 +otf_rd_pct=4 +en_always_all=1 +bypass_alert_ready_to_end_ check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +nt b_random_seed=3394664445 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_ack_consistency_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_phy_ack_consistency.3394664445 |
Directory | /workspace/2.flash_ctrl_phy_ack_consistency/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_hw_rma_reset.3811868752 |
Short name | T85 |
Test name | |
Test status | |
Simulation time | 540400622900 ps |
CPU time | 955.31 seconds |
Started | May 02 02:38:00 PM PDT 24 |
Finished | May 02 02:53:57 PM PDT 24 |
Peak memory | 263776 kb |
Host | smart-1d6d2228-011f-492f-b9cc-74291d0dbf6a |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3811868752 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n ull -cm_name 7.flash_ctrl_hw_rma_reset.3811868752 |
Directory | /workspace/7.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/cover_reg_top/9.flash_ctrl_csr_mem_rw_with_rand_reset.819336778 |
Short name | T202 |
Test name | |
Test status | |
Simulation time | 46447700 ps |
CPU time | 18.97 seconds |
Started | May 02 02:17:58 PM PDT 24 |
Finished | May 02 02:18:19 PM PDT 24 |
Peak memory | 272088 kb |
Host | smart-e5041d1c-5e2c-4cf9-ad31-8ea524e96104 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=819336778 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /worksp ace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_csr_mem_rw_with_rand_reset.819336778 |
Directory | /workspace/9.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_error_mp.3808144549 |
Short name | T570 |
Test name | |
Test status | |
Simulation time | 4729945700 ps |
CPU time | 2193.49 seconds |
Started | May 02 02:35:21 PM PDT 24 |
Finished | May 02 03:11:57 PM PDT 24 |
Peak memory | 264336 kb |
Host | smart-74724adf-b09f-422e-b4ac-e24220dbdd0a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3808144549 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_err or_mp.3808144549 |
Directory | /workspace/0.flash_ctrl_error_mp/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_intr_rd.353182154 |
Short name | T795 |
Test name | |
Test status | |
Simulation time | 2023522000 ps |
CPU time | 146.96 seconds |
Started | May 02 02:35:47 PM PDT 24 |
Finished | May 02 02:38:15 PM PDT 24 |
Peak memory | 293472 kb |
Host | smart-ebe3becd-b4ad-4159-ba58-19bcb3223208 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=353182154 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SE Q=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash _ctrl_intr_rd.353182154 |
Directory | /workspace/1.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_ro.1134382608 |
Short name | T291 |
Test name | |
Test status | |
Simulation time | 1559791300 ps |
CPU time | 126.77 seconds |
Started | May 02 02:38:46 PM PDT 24 |
Finished | May 02 02:40:54 PM PDT 24 |
Peak memory | 289372 kb |
Host | smart-6959d98f-9e68-4301-baa6-e39939a92342 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1134382608 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 10.flash_ctrl_ro.1134382608 |
Directory | /workspace/10.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_wr_intg.4121852630 |
Short name | T26 |
Test name | |
Test status | |
Simulation time | 44597000 ps |
CPU time | 14.66 seconds |
Started | May 02 02:36:18 PM PDT 24 |
Finished | May 02 02:36:33 PM PDT 24 |
Peak memory | 259592 kb |
Host | smart-a26d5088-296b-4b61-becc-b4ad9fcfda44 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=10 +otf_num_hr=0 +ecc_mode=1 +en_always_prog=1 +otf_rd_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_ RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4121852630 -assert nopostproc +UV M_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_wr_path_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_wr_intg.4121852630 |
Directory | /workspace/2.flash_ctrl_wr_intg/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_mid_op_rst.1902268873 |
Short name | T42 |
Test name | |
Test status | |
Simulation time | 2698526400 ps |
CPU time | 71.86 seconds |
Started | May 02 02:36:32 PM PDT 24 |
Finished | May 02 02:37:46 PM PDT 24 |
Peak memory | 259112 kb |
Host | smart-c28c6363-55cb-4e03-a79e-d8dbbae90504 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1902268873 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mid_op_rst_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_mid_op_rst.1902268873 |
Directory | /workspace/3.flash_ctrl_mid_op_rst/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_ro_derr.2683088678 |
Short name | T171 |
Test name | |
Test status | |
Simulation time | 756130200 ps |
CPU time | 155.19 seconds |
Started | May 02 02:37:20 PM PDT 24 |
Finished | May 02 02:39:56 PM PDT 24 |
Peak memory | 281136 kb |
Host | smart-a9462be1-af8a-4ab0-931a-3d45fc24039b |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_i nstrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed= 2683088678 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_ro_derr.2683088678 |
Directory | /workspace/5.flash_ctrl_ro_derr/latest |
Test location | /workspace/coverage/cover_reg_top/0.flash_ctrl_csr_aliasing.3795562851 |
Short name | T975 |
Test name | |
Test status | |
Simulation time | 1446600900 ps |
CPU time | 61.85 seconds |
Started | May 02 02:17:35 PM PDT 24 |
Finished | May 02 02:18:40 PM PDT 24 |
Peak memory | 260404 kb |
Host | smart-26c86428-ec97-4441-95b6-0f9ec065fd90 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3795562851 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nu ll -cm_name 0.flash_ctrl_csr_aliasing.3795562851 |
Directory | /workspace/0.flash_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/0.flash_ctrl_csr_bit_bash.2788776717 |
Short name | T190 |
Test name | |
Test status | |
Simulation time | 1238865800 ps |
CPU time | 47.05 seconds |
Started | May 02 02:17:34 PM PDT 24 |
Finished | May 02 02:18:25 PM PDT 24 |
Peak memory | 262044 kb |
Host | smart-83b7f701-af0b-4fd5-a0b2-788ce88345ef |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2788776717 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nu ll -cm_name 0.flash_ctrl_csr_bit_bash.2788776717 |
Directory | /workspace/0.flash_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/0.flash_ctrl_csr_hw_reset.2953230706 |
Short name | T974 |
Test name | |
Test status | |
Simulation time | 85961400 ps |
CPU time | 46.77 seconds |
Started | May 02 02:17:36 PM PDT 24 |
Finished | May 02 02:18:26 PM PDT 24 |
Peak memory | 260416 kb |
Host | smart-1f2b6d0b-b071-4044-9f63-1dcdd504db36 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2953230706 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nu ll -cm_name 0.flash_ctrl_csr_hw_reset.2953230706 |
Directory | /workspace/0.flash_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/0.flash_ctrl_csr_rw.2862487599 |
Short name | T1077 |
Test name | |
Test status | |
Simulation time | 97623100 ps |
CPU time | 17.82 seconds |
Started | May 02 02:17:36 PM PDT 24 |
Finished | May 02 02:17:58 PM PDT 24 |
Peak memory | 260408 kb |
Host | smart-bf1faebf-aa0a-4c88-9294-7c0f64c71ac0 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2862487599 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm _name 0.flash_ctrl_csr_rw.2862487599 |
Directory | /workspace/0.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/0.flash_ctrl_intr_test.3382835301 |
Short name | T1048 |
Test name | |
Test status | |
Simulation time | 18300900 ps |
CPU time | 13.47 seconds |
Started | May 02 02:17:33 PM PDT 24 |
Finished | May 02 02:17:49 PM PDT 24 |
Peak memory | 262752 kb |
Host | smart-e47d8d73-4f7e-4408-961f-8083b73331ab |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3382835301 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_intr_test.3 382835301 |
Directory | /workspace/0.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/0.flash_ctrl_mem_walk.2737855148 |
Short name | T948 |
Test name | |
Test status | |
Simulation time | 15612000 ps |
CPU time | 13.5 seconds |
Started | May 02 02:17:37 PM PDT 24 |
Finished | May 02 02:17:55 PM PDT 24 |
Peak memory | 262608 kb |
Host | smart-47ba1d5b-db50-4a11-962c-7e9ae157528e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2737855148 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_me m_walk.2737855148 |
Directory | /workspace/0.flash_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/0.flash_ctrl_same_csr_outstanding.1356171271 |
Short name | T1065 |
Test name | |
Test status | |
Simulation time | 34904100 ps |
CPU time | 17.55 seconds |
Started | May 02 02:17:35 PM PDT 24 |
Finished | May 02 02:17:56 PM PDT 24 |
Peak memory | 263824 kb |
Host | smart-b25aaf9b-90d2-4ddf-89fb-64e953d3b14b |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1356171271 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 0.flash_ctrl_same_csr_outstanding.1356171271 |
Directory | /workspace/0.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/0.flash_ctrl_shadow_reg_errors.1536962743 |
Short name | T953 |
Test name | |
Test status | |
Simulation time | 47075700 ps |
CPU time | 13.15 seconds |
Started | May 02 02:17:36 PM PDT 24 |
Finished | May 02 02:17:53 PM PDT 24 |
Peak memory | 260384 kb |
Host | smart-af3dc47b-6fc7-4410-9b0b-ee8067762613 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1536962743 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 0.flash_ctrl_shadow_reg_errors.1536962743 |
Directory | /workspace/0.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/0.flash_ctrl_shadow_reg_errors_with_csr_rw.144247011 |
Short name | T964 |
Test name | |
Test status | |
Simulation time | 13470700 ps |
CPU time | 15.71 seconds |
Started | May 02 02:17:37 PM PDT 24 |
Finished | May 02 02:17:57 PM PDT 24 |
Peak memory | 260328 kb |
Host | smart-373d7a76-2108-44c8-91e0-64dc5256134b |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=144247011 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top .vdb -cm_log /dev/null -cm_name 0.flash_ctrl_shadow_reg_errors_with_csr_rw.144247011 |
Directory | /workspace/0.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/0.flash_ctrl_tl_errors.882348207 |
Short name | T283 |
Test name | |
Test status | |
Simulation time | 68420000 ps |
CPU time | 18.47 seconds |
Started | May 02 02:17:37 PM PDT 24 |
Finished | May 02 02:18:00 PM PDT 24 |
Peak memory | 263816 kb |
Host | smart-0c65119a-8460-41ef-8f6b-3dde70caf7b2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=882348207 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_tl_errors.882348207 |
Directory | /workspace/0.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/0.flash_ctrl_tl_intg_err.286654608 |
Short name | T1075 |
Test name | |
Test status | |
Simulation time | 6244260500 ps |
CPU time | 900.18 seconds |
Started | May 02 02:17:34 PM PDT 24 |
Finished | May 02 02:32:37 PM PDT 24 |
Peak memory | 263856 kb |
Host | smart-ac7d514b-dca7-4130-bee3-0fd77c77f93d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=286654608 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_ tl_intg_err.286654608 |
Directory | /workspace/0.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/1.flash_ctrl_csr_aliasing.1694469098 |
Short name | T1034 |
Test name | |
Test status | |
Simulation time | 5087110000 ps |
CPU time | 64.46 seconds |
Started | May 02 02:17:38 PM PDT 24 |
Finished | May 02 02:18:47 PM PDT 24 |
Peak memory | 260388 kb |
Host | smart-4d612411-3bd3-4453-8412-bf59a07f2ca5 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1694469098 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nu ll -cm_name 1.flash_ctrl_csr_aliasing.1694469098 |
Directory | /workspace/1.flash_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/1.flash_ctrl_csr_bit_bash.209132933 |
Short name | T1049 |
Test name | |
Test status | |
Simulation time | 2841485700 ps |
CPU time | 72.33 seconds |
Started | May 02 02:17:42 PM PDT 24 |
Finished | May 02 02:18:58 PM PDT 24 |
Peak memory | 260328 kb |
Host | smart-4a1e9b0f-d164-4943-8199-1e00b24a72bc |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=209132933 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nul l -cm_name 1.flash_ctrl_csr_bit_bash.209132933 |
Directory | /workspace/1.flash_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/1.flash_ctrl_csr_hw_reset.1396099096 |
Short name | T1059 |
Test name | |
Test status | |
Simulation time | 29284500 ps |
CPU time | 45.8 seconds |
Started | May 02 02:17:42 PM PDT 24 |
Finished | May 02 02:18:31 PM PDT 24 |
Peak memory | 260388 kb |
Host | smart-f828da94-5e63-4a79-b1db-a8d130fed095 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1396099096 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nu ll -cm_name 1.flash_ctrl_csr_hw_reset.1396099096 |
Directory | /workspace/1.flash_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.flash_ctrl_csr_mem_rw_with_rand_reset.1967735182 |
Short name | T1073 |
Test name | |
Test status | |
Simulation time | 369077800 ps |
CPU time | 19.01 seconds |
Started | May 02 02:17:41 PM PDT 24 |
Finished | May 02 02:18:04 PM PDT 24 |
Peak memory | 272116 kb |
Host | smart-da1ab899-307b-400e-8701-e5a2bd553614 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1967735182 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_csr_mem_rw_with_rand_reset.1967735182 |
Directory | /workspace/1.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/1.flash_ctrl_csr_rw.1319927643 |
Short name | T229 |
Test name | |
Test status | |
Simulation time | 130865900 ps |
CPU time | 17.14 seconds |
Started | May 02 02:17:38 PM PDT 24 |
Finished | May 02 02:17:59 PM PDT 24 |
Peak memory | 260384 kb |
Host | smart-744b60ad-2282-4e28-a92f-89d7c70a370b |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1319927643 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm _name 1.flash_ctrl_csr_rw.1319927643 |
Directory | /workspace/1.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/1.flash_ctrl_intr_test.4039165836 |
Short name | T990 |
Test name | |
Test status | |
Simulation time | 16762400 ps |
CPU time | 13.78 seconds |
Started | May 02 02:17:38 PM PDT 24 |
Finished | May 02 02:17:55 PM PDT 24 |
Peak memory | 262420 kb |
Host | smart-b7ee1e94-6960-4ef8-b734-109fbf11167f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4039165836 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_intr_test.4 039165836 |
Directory | /workspace/1.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/1.flash_ctrl_mem_partial_access.2265203552 |
Short name | T986 |
Test name | |
Test status | |
Simulation time | 43700000 ps |
CPU time | 13.36 seconds |
Started | May 02 02:17:33 PM PDT 24 |
Finished | May 02 02:17:50 PM PDT 24 |
Peak memory | 263464 kb |
Host | smart-78246e02-dd45-464d-9828-ade223789eb4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2265203552 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=f lash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.fla sh_ctrl_mem_partial_access.2265203552 |
Directory | /workspace/1.flash_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/1.flash_ctrl_mem_walk.4058164192 |
Short name | T982 |
Test name | |
Test status | |
Simulation time | 16700000 ps |
CPU time | 13.53 seconds |
Started | May 02 02:17:36 PM PDT 24 |
Finished | May 02 02:17:54 PM PDT 24 |
Peak memory | 262592 kb |
Host | smart-64a037b1-1864-4a11-9cae-9e29f8f1d492 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4058164192 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_me m_walk.4058164192 |
Directory | /workspace/1.flash_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/1.flash_ctrl_same_csr_outstanding.2205128225 |
Short name | T1016 |
Test name | |
Test status | |
Simulation time | 34380200 ps |
CPU time | 17.63 seconds |
Started | May 02 02:17:41 PM PDT 24 |
Finished | May 02 02:18:03 PM PDT 24 |
Peak memory | 260392 kb |
Host | smart-72eb9d2a-db4b-4896-9e2c-d0b60303d78d |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2205128225 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 1.flash_ctrl_same_csr_outstanding.2205128225 |
Directory | /workspace/1.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/1.flash_ctrl_shadow_reg_errors.1476598982 |
Short name | T1002 |
Test name | |
Test status | |
Simulation time | 14017800 ps |
CPU time | 13.3 seconds |
Started | May 02 02:17:34 PM PDT 24 |
Finished | May 02 02:17:51 PM PDT 24 |
Peak memory | 260396 kb |
Host | smart-d3ee2437-8f91-48f3-ae3c-d33ba7358d25 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1476598982 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 1.flash_ctrl_shadow_reg_errors.1476598982 |
Directory | /workspace/1.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/1.flash_ctrl_shadow_reg_errors_with_csr_rw.507829199 |
Short name | T1042 |
Test name | |
Test status | |
Simulation time | 18638000 ps |
CPU time | 13.52 seconds |
Started | May 02 02:17:34 PM PDT 24 |
Finished | May 02 02:17:52 PM PDT 24 |
Peak memory | 260308 kb |
Host | smart-d0aa8cd7-0d6b-41f5-99d8-a403c1f207e2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=507829199 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top .vdb -cm_log /dev/null -cm_name 1.flash_ctrl_shadow_reg_errors_with_csr_rw.507829199 |
Directory | /workspace/1.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/1.flash_ctrl_tl_errors.723176257 |
Short name | T342 |
Test name | |
Test status | |
Simulation time | 100010300 ps |
CPU time | 16.36 seconds |
Started | May 02 02:17:37 PM PDT 24 |
Finished | May 02 02:17:57 PM PDT 24 |
Peak memory | 263912 kb |
Host | smart-26884000-a501-4151-9797-65cb3e8e92d5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=723176257 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_tl_errors.723176257 |
Directory | /workspace/1.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/10.flash_ctrl_csr_mem_rw_with_rand_reset.4107686989 |
Short name | T1078 |
Test name | |
Test status | |
Simulation time | 181020100 ps |
CPU time | 19.9 seconds |
Started | May 02 02:18:00 PM PDT 24 |
Finished | May 02 02:18:22 PM PDT 24 |
Peak memory | 272088 kb |
Host | smart-2a398c19-80db-4d8d-8e6d-96ff7383a08e |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4107686989 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_csr_mem_rw_with_rand_reset.4107686989 |
Directory | /workspace/10.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/10.flash_ctrl_csr_rw.238661273 |
Short name | T960 |
Test name | |
Test status | |
Simulation time | 29477200 ps |
CPU time | 14.52 seconds |
Started | May 02 02:17:59 PM PDT 24 |
Finished | May 02 02:18:16 PM PDT 24 |
Peak memory | 263920 kb |
Host | smart-cc07c18a-1203-4b2f-9c43-9c718fef2fdf |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=238661273 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_ name 10.flash_ctrl_csr_rw.238661273 |
Directory | /workspace/10.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/10.flash_ctrl_intr_test.4046649368 |
Short name | T1064 |
Test name | |
Test status | |
Simulation time | 27476800 ps |
CPU time | 13.39 seconds |
Started | May 02 02:18:05 PM PDT 24 |
Finished | May 02 02:18:20 PM PDT 24 |
Peak memory | 262632 kb |
Host | smart-90e4c292-b5d2-403e-9eb0-ec4cbcfc47d0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4046649368 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_intr_test. 4046649368 |
Directory | /workspace/10.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/10.flash_ctrl_same_csr_outstanding.2870830326 |
Short name | T304 |
Test name | |
Test status | |
Simulation time | 116562900 ps |
CPU time | 15.87 seconds |
Started | May 02 02:17:56 PM PDT 24 |
Finished | May 02 02:18:14 PM PDT 24 |
Peak memory | 263908 kb |
Host | smart-a2d762d8-002a-485a-89e1-68ee7464ad13 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2870830326 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 10.flash_ctrl_same_csr_outstanding.2870830326 |
Directory | /workspace/10.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/10.flash_ctrl_shadow_reg_errors.2560266314 |
Short name | T956 |
Test name | |
Test status | |
Simulation time | 12670200 ps |
CPU time | 13.44 seconds |
Started | May 02 02:17:56 PM PDT 24 |
Finished | May 02 02:18:12 PM PDT 24 |
Peak memory | 260080 kb |
Host | smart-7dfbb615-c6ad-4015-a962-a0eafd4ea384 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2560266314 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 10.flash_ctrl_shadow_reg_errors.2560266314 |
Directory | /workspace/10.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/10.flash_ctrl_shadow_reg_errors_with_csr_rw.524569800 |
Short name | T992 |
Test name | |
Test status | |
Simulation time | 18078100 ps |
CPU time | 15.28 seconds |
Started | May 02 02:17:59 PM PDT 24 |
Finished | May 02 02:18:16 PM PDT 24 |
Peak memory | 260420 kb |
Host | smart-ab444ced-1f6b-4dde-8a31-57fe47ab99f2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=524569800 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top .vdb -cm_log /dev/null -cm_name 10.flash_ctrl_shadow_reg_errors_with_csr_rw.524569800 |
Directory | /workspace/10.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/10.flash_ctrl_tl_errors.4061778646 |
Short name | T1076 |
Test name | |
Test status | |
Simulation time | 33363000 ps |
CPU time | 16.47 seconds |
Started | May 02 02:17:56 PM PDT 24 |
Finished | May 02 02:18:14 PM PDT 24 |
Peak memory | 263860 kb |
Host | smart-835d7b1d-17ce-4b9d-93a0-ef7c438643c3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4061778646 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_tl_errors. 4061778646 |
Directory | /workspace/10.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/10.flash_ctrl_tl_intg_err.2192308240 |
Short name | T284 |
Test name | |
Test status | |
Simulation time | 337494800 ps |
CPU time | 462.66 seconds |
Started | May 02 02:17:58 PM PDT 24 |
Finished | May 02 02:25:43 PM PDT 24 |
Peak memory | 263920 kb |
Host | smart-8ff13fb8-0247-4419-a481-259f8f689ef4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2192308240 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 10.flash_ctr l_tl_intg_err.2192308240 |
Directory | /workspace/10.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/11.flash_ctrl_csr_mem_rw_with_rand_reset.661315444 |
Short name | T200 |
Test name | |
Test status | |
Simulation time | 70526000 ps |
CPU time | 14.92 seconds |
Started | May 02 02:18:09 PM PDT 24 |
Finished | May 02 02:18:25 PM PDT 24 |
Peak memory | 263828 kb |
Host | smart-219d14e1-4081-4dc2-b8f8-b8bef0e7cee1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=661315444 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /worksp ace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_csr_mem_rw_with_rand_reset.661315444 |
Directory | /workspace/11.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/11.flash_ctrl_csr_rw.1040594521 |
Short name | T1069 |
Test name | |
Test status | |
Simulation time | 26259100 ps |
CPU time | 16.92 seconds |
Started | May 02 02:18:10 PM PDT 24 |
Finished | May 02 02:18:28 PM PDT 24 |
Peak memory | 260340 kb |
Host | smart-d3be2dc2-512e-42f9-848e-a0996183157c |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1040594521 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm _name 11.flash_ctrl_csr_rw.1040594521 |
Directory | /workspace/11.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/11.flash_ctrl_shadow_reg_errors.2240521716 |
Short name | T988 |
Test name | |
Test status | |
Simulation time | 11599600 ps |
CPU time | 15.66 seconds |
Started | May 02 02:17:55 PM PDT 24 |
Finished | May 02 02:18:13 PM PDT 24 |
Peak memory | 260364 kb |
Host | smart-4ffc6b02-d8f6-46be-a0af-55dc4833c2ff |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2240521716 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 11.flash_ctrl_shadow_reg_errors.2240521716 |
Directory | /workspace/11.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/11.flash_ctrl_shadow_reg_errors_with_csr_rw.1401679237 |
Short name | T1041 |
Test name | |
Test status | |
Simulation time | 43845300 ps |
CPU time | 15.6 seconds |
Started | May 02 02:18:05 PM PDT 24 |
Finished | May 02 02:18:22 PM PDT 24 |
Peak memory | 260408 kb |
Host | smart-2519f77d-8712-4710-ac6c-a3d667716200 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1401679237 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_shadow_reg_errors_with_csr_rw.1401679237 |
Directory | /workspace/11.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/11.flash_ctrl_tl_errors.2408619394 |
Short name | T280 |
Test name | |
Test status | |
Simulation time | 126465400 ps |
CPU time | 18.84 seconds |
Started | May 02 02:18:01 PM PDT 24 |
Finished | May 02 02:18:22 PM PDT 24 |
Peak memory | 263916 kb |
Host | smart-adfb5578-d676-4efd-8289-d745d9ffcaf0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2408619394 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_tl_errors. 2408619394 |
Directory | /workspace/11.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/11.flash_ctrl_tl_intg_err.2541100533 |
Short name | T1054 |
Test name | |
Test status | |
Simulation time | 691677700 ps |
CPU time | 911.08 seconds |
Started | May 02 02:17:57 PM PDT 24 |
Finished | May 02 02:33:10 PM PDT 24 |
Peak memory | 263868 kb |
Host | smart-9d01a0fd-e25b-4398-b147-840f7accefdb |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2541100533 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 11.flash_ctr l_tl_intg_err.2541100533 |
Directory | /workspace/11.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/12.flash_ctrl_csr_mem_rw_with_rand_reset.2901770712 |
Short name | T995 |
Test name | |
Test status | |
Simulation time | 322938800 ps |
CPU time | 18.72 seconds |
Started | May 02 02:18:08 PM PDT 24 |
Finished | May 02 02:18:28 PM PDT 24 |
Peak memory | 272004 kb |
Host | smart-17fb91e0-a332-45b8-a2d1-5bb0a7a021be |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2901770712 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_csr_mem_rw_with_rand_reset.2901770712 |
Directory | /workspace/12.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/12.flash_ctrl_csr_rw.1420497502 |
Short name | T987 |
Test name | |
Test status | |
Simulation time | 92544800 ps |
CPU time | 14.57 seconds |
Started | May 02 02:18:07 PM PDT 24 |
Finished | May 02 02:18:23 PM PDT 24 |
Peak memory | 260312 kb |
Host | smart-4db6b35b-b42a-474d-89bd-ec496d799a35 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1420497502 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm _name 12.flash_ctrl_csr_rw.1420497502 |
Directory | /workspace/12.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/12.flash_ctrl_intr_test.553765630 |
Short name | T978 |
Test name | |
Test status | |
Simulation time | 13908500 ps |
CPU time | 13.41 seconds |
Started | May 02 02:18:06 PM PDT 24 |
Finished | May 02 02:18:20 PM PDT 24 |
Peak memory | 262680 kb |
Host | smart-08df3003-edef-4eda-b0c0-f5b35f4087ad |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=553765630 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_intr_test.553765630 |
Directory | /workspace/12.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/12.flash_ctrl_same_csr_outstanding.1808665606 |
Short name | T1047 |
Test name | |
Test status | |
Simulation time | 117714000 ps |
CPU time | 18.68 seconds |
Started | May 02 02:18:06 PM PDT 24 |
Finished | May 02 02:18:26 PM PDT 24 |
Peak memory | 260336 kb |
Host | smart-d73c2be8-18ac-404e-88c3-f60aa96061ad |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1808665606 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 12.flash_ctrl_same_csr_outstanding.1808665606 |
Directory | /workspace/12.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/12.flash_ctrl_shadow_reg_errors.322915401 |
Short name | T994 |
Test name | |
Test status | |
Simulation time | 23613400 ps |
CPU time | 16.05 seconds |
Started | May 02 02:18:07 PM PDT 24 |
Finished | May 02 02:18:25 PM PDT 24 |
Peak memory | 260400 kb |
Host | smart-5621cd34-2723-4ab5-a53e-5a6488c31e8e |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=322915401 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_shadow_reg_errors.322915401 |
Directory | /workspace/12.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/12.flash_ctrl_shadow_reg_errors_with_csr_rw.2293393864 |
Short name | T950 |
Test name | |
Test status | |
Simulation time | 12406800 ps |
CPU time | 13.43 seconds |
Started | May 02 02:18:11 PM PDT 24 |
Finished | May 02 02:18:26 PM PDT 24 |
Peak memory | 260400 kb |
Host | smart-9eadc4e2-e61e-4842-bb12-4023d1a5f4d2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2293393864 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_shadow_reg_errors_with_csr_rw.2293393864 |
Directory | /workspace/12.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/12.flash_ctrl_tl_errors.3567319937 |
Short name | T259 |
Test name | |
Test status | |
Simulation time | 168161600 ps |
CPU time | 16.2 seconds |
Started | May 02 02:18:10 PM PDT 24 |
Finished | May 02 02:18:29 PM PDT 24 |
Peak memory | 263880 kb |
Host | smart-41673349-5425-427f-a2fc-a4fbb141aaa0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3567319937 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_tl_errors. 3567319937 |
Directory | /workspace/12.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/13.flash_ctrl_csr_mem_rw_with_rand_reset.3036535516 |
Short name | T1066 |
Test name | |
Test status | |
Simulation time | 526325100 ps |
CPU time | 15.12 seconds |
Started | May 02 02:18:07 PM PDT 24 |
Finished | May 02 02:18:24 PM PDT 24 |
Peak memory | 270472 kb |
Host | smart-e5644d67-df79-44a7-8c64-c198e824ef4b |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3036535516 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_csr_mem_rw_with_rand_reset.3036535516 |
Directory | /workspace/13.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/13.flash_ctrl_csr_rw.55905239 |
Short name | T1006 |
Test name | |
Test status | |
Simulation time | 19527500 ps |
CPU time | 16.92 seconds |
Started | May 02 02:18:08 PM PDT 24 |
Finished | May 02 02:18:26 PM PDT 24 |
Peak memory | 260320 kb |
Host | smart-f8a8b391-085c-4838-9ea0-c23f43a73c4d |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=55905239 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_T EST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_n ame 13.flash_ctrl_csr_rw.55905239 |
Directory | /workspace/13.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/13.flash_ctrl_intr_test.2334012070 |
Short name | T983 |
Test name | |
Test status | |
Simulation time | 123192500 ps |
CPU time | 13.5 seconds |
Started | May 02 02:18:09 PM PDT 24 |
Finished | May 02 02:18:24 PM PDT 24 |
Peak memory | 260872 kb |
Host | smart-b5b23087-a114-435a-8ce4-226f22bffba9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2334012070 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_intr_test. 2334012070 |
Directory | /workspace/13.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/13.flash_ctrl_same_csr_outstanding.2575369846 |
Short name | T305 |
Test name | |
Test status | |
Simulation time | 114301700 ps |
CPU time | 18.1 seconds |
Started | May 02 02:18:06 PM PDT 24 |
Finished | May 02 02:18:25 PM PDT 24 |
Peak memory | 262208 kb |
Host | smart-7489849e-941a-497a-b69b-1bd314c73f42 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2575369846 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 13.flash_ctrl_same_csr_outstanding.2575369846 |
Directory | /workspace/13.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/13.flash_ctrl_shadow_reg_errors.349797583 |
Short name | T1037 |
Test name | |
Test status | |
Simulation time | 113172600 ps |
CPU time | 15.94 seconds |
Started | May 02 02:18:07 PM PDT 24 |
Finished | May 02 02:18:24 PM PDT 24 |
Peak memory | 260308 kb |
Host | smart-4857a5b0-6121-4ebf-8fad-f8bf5a72aed9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=349797583 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_shadow_reg_errors.349797583 |
Directory | /workspace/13.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/13.flash_ctrl_shadow_reg_errors_with_csr_rw.2029553573 |
Short name | T963 |
Test name | |
Test status | |
Simulation time | 39438900 ps |
CPU time | 15.81 seconds |
Started | May 02 02:18:08 PM PDT 24 |
Finished | May 02 02:18:26 PM PDT 24 |
Peak memory | 260392 kb |
Host | smart-d64e2e4a-8abd-404e-98a3-7f6dbfb52654 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2029553573 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_shadow_reg_errors_with_csr_rw.2029553573 |
Directory | /workspace/13.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/13.flash_ctrl_tl_errors.2678313103 |
Short name | T270 |
Test name | |
Test status | |
Simulation time | 67544200 ps |
CPU time | 19.64 seconds |
Started | May 02 02:18:06 PM PDT 24 |
Finished | May 02 02:18:27 PM PDT 24 |
Peak memory | 263860 kb |
Host | smart-97742bac-46c6-490c-b64b-5708e71f0541 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2678313103 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_tl_errors. 2678313103 |
Directory | /workspace/13.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/13.flash_ctrl_tl_intg_err.782442408 |
Short name | T278 |
Test name | |
Test status | |
Simulation time | 1098601300 ps |
CPU time | 898.23 seconds |
Started | May 02 02:18:11 PM PDT 24 |
Finished | May 02 02:33:12 PM PDT 24 |
Peak memory | 263932 kb |
Host | smart-2e16b0d0-8637-4000-9625-4fbc68424314 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=782442408 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 13.flash_ctrl _tl_intg_err.782442408 |
Directory | /workspace/13.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/14.flash_ctrl_csr_mem_rw_with_rand_reset.3321982619 |
Short name | T59 |
Test name | |
Test status | |
Simulation time | 1266226800 ps |
CPU time | 19.27 seconds |
Started | May 02 02:18:06 PM PDT 24 |
Finished | May 02 02:18:26 PM PDT 24 |
Peak memory | 271648 kb |
Host | smart-6c829068-ce04-48ed-9944-9bf0887eed2a |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3321982619 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_csr_mem_rw_with_rand_reset.3321982619 |
Directory | /workspace/14.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/14.flash_ctrl_csr_rw.1163240883 |
Short name | T1043 |
Test name | |
Test status | |
Simulation time | 59956700 ps |
CPU time | 16.15 seconds |
Started | May 02 02:18:05 PM PDT 24 |
Finished | May 02 02:18:23 PM PDT 24 |
Peak memory | 260396 kb |
Host | smart-12dc08e2-8521-42fa-b01c-bd5935c176f6 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1163240883 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm _name 14.flash_ctrl_csr_rw.1163240883 |
Directory | /workspace/14.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/14.flash_ctrl_intr_test.3565726741 |
Short name | T1061 |
Test name | |
Test status | |
Simulation time | 41964600 ps |
CPU time | 13.42 seconds |
Started | May 02 02:18:11 PM PDT 24 |
Finished | May 02 02:18:27 PM PDT 24 |
Peak memory | 261520 kb |
Host | smart-146d00f0-8954-4b9d-b717-afea085ceee5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3565726741 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_intr_test. 3565726741 |
Directory | /workspace/14.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/14.flash_ctrl_same_csr_outstanding.2723291273 |
Short name | T227 |
Test name | |
Test status | |
Simulation time | 208846900 ps |
CPU time | 20.82 seconds |
Started | May 02 02:18:11 PM PDT 24 |
Finished | May 02 02:18:34 PM PDT 24 |
Peak memory | 262300 kb |
Host | smart-f6c07410-b179-4a17-952b-ff772f3dae25 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2723291273 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 14.flash_ctrl_same_csr_outstanding.2723291273 |
Directory | /workspace/14.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/14.flash_ctrl_shadow_reg_errors.2087806630 |
Short name | T967 |
Test name | |
Test status | |
Simulation time | 109666500 ps |
CPU time | 15.41 seconds |
Started | May 02 02:18:09 PM PDT 24 |
Finished | May 02 02:18:25 PM PDT 24 |
Peak memory | 260356 kb |
Host | smart-a9e5e7ed-59e6-467c-945e-cc69c9297516 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2087806630 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 14.flash_ctrl_shadow_reg_errors.2087806630 |
Directory | /workspace/14.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/14.flash_ctrl_shadow_reg_errors_with_csr_rw.2407255797 |
Short name | T993 |
Test name | |
Test status | |
Simulation time | 13069700 ps |
CPU time | 15.74 seconds |
Started | May 02 02:18:08 PM PDT 24 |
Finished | May 02 02:18:25 PM PDT 24 |
Peak memory | 260352 kb |
Host | smart-5178f516-9e4f-48a5-be21-8aaa442767a6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2407255797 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_shadow_reg_errors_with_csr_rw.2407255797 |
Directory | /workspace/14.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/14.flash_ctrl_tl_errors.3371621911 |
Short name | T1008 |
Test name | |
Test status | |
Simulation time | 128596900 ps |
CPU time | 15.67 seconds |
Started | May 02 02:18:09 PM PDT 24 |
Finished | May 02 02:18:26 PM PDT 24 |
Peak memory | 263820 kb |
Host | smart-6ebf6626-2c45-429f-b682-b207ab6af0b6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3371621911 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_tl_errors. 3371621911 |
Directory | /workspace/14.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/14.flash_ctrl_tl_intg_err.3177692703 |
Short name | T1057 |
Test name | |
Test status | |
Simulation time | 491692800 ps |
CPU time | 383.39 seconds |
Started | May 02 02:18:05 PM PDT 24 |
Finished | May 02 02:24:30 PM PDT 24 |
Peak memory | 260616 kb |
Host | smart-8da2c08e-a8f1-4f4c-b98a-81e4ebd5d630 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3177692703 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 14.flash_ctr l_tl_intg_err.3177692703 |
Directory | /workspace/14.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/15.flash_ctrl_csr_mem_rw_with_rand_reset.1098435590 |
Short name | T281 |
Test name | |
Test status | |
Simulation time | 267263300 ps |
CPU time | 19.8 seconds |
Started | May 02 02:18:13 PM PDT 24 |
Finished | May 02 02:18:37 PM PDT 24 |
Peak memory | 270280 kb |
Host | smart-52ff1acb-87ef-4f09-9c3c-b4d5f5adca37 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1098435590 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_csr_mem_rw_with_rand_reset.1098435590 |
Directory | /workspace/15.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/15.flash_ctrl_csr_rw.724194721 |
Short name | T306 |
Test name | |
Test status | |
Simulation time | 144229300 ps |
CPU time | 14.24 seconds |
Started | May 02 02:18:16 PM PDT 24 |
Finished | May 02 02:18:33 PM PDT 24 |
Peak memory | 260368 kb |
Host | smart-f63aff5e-e74a-48a6-b24e-eba843175898 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=724194721 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_ name 15.flash_ctrl_csr_rw.724194721 |
Directory | /workspace/15.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/15.flash_ctrl_intr_test.142285728 |
Short name | T985 |
Test name | |
Test status | |
Simulation time | 16300000 ps |
CPU time | 13.68 seconds |
Started | May 02 02:18:14 PM PDT 24 |
Finished | May 02 02:18:31 PM PDT 24 |
Peak memory | 262344 kb |
Host | smart-1a713868-1eb7-48c7-ab33-276ff5e8e5cb |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=142285728 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_intr_test.142285728 |
Directory | /workspace/15.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/15.flash_ctrl_same_csr_outstanding.1846013797 |
Short name | T228 |
Test name | |
Test status | |
Simulation time | 1659679100 ps |
CPU time | 15.93 seconds |
Started | May 02 02:18:14 PM PDT 24 |
Finished | May 02 02:18:33 PM PDT 24 |
Peak memory | 261696 kb |
Host | smart-93a78e69-2070-4431-8ad9-5259490236fe |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1846013797 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 15.flash_ctrl_same_csr_outstanding.1846013797 |
Directory | /workspace/15.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/15.flash_ctrl_shadow_reg_errors.3121800622 |
Short name | T1056 |
Test name | |
Test status | |
Simulation time | 12310600 ps |
CPU time | 15.66 seconds |
Started | May 02 02:18:07 PM PDT 24 |
Finished | May 02 02:18:25 PM PDT 24 |
Peak memory | 260412 kb |
Host | smart-51b87b0c-1010-4b56-805c-e5b8c24703df |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3121800622 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 15.flash_ctrl_shadow_reg_errors.3121800622 |
Directory | /workspace/15.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/15.flash_ctrl_shadow_reg_errors_with_csr_rw.3901014746 |
Short name | T1085 |
Test name | |
Test status | |
Simulation time | 21022600 ps |
CPU time | 13.32 seconds |
Started | May 02 02:18:07 PM PDT 24 |
Finished | May 02 02:18:22 PM PDT 24 |
Peak memory | 260316 kb |
Host | smart-847285b2-0f01-492d-8f48-dc2a66c3dad9 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3901014746 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_shadow_reg_errors_with_csr_rw.3901014746 |
Directory | /workspace/15.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/15.flash_ctrl_tl_intg_err.857605129 |
Short name | T1063 |
Test name | |
Test status | |
Simulation time | 4644191800 ps |
CPU time | 920.8 seconds |
Started | May 02 02:18:09 PM PDT 24 |
Finished | May 02 02:33:32 PM PDT 24 |
Peak memory | 263048 kb |
Host | smart-c69a83e8-df93-49f1-a123-94650136ca14 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=857605129 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 15.flash_ctrl _tl_intg_err.857605129 |
Directory | /workspace/15.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/16.flash_ctrl_csr_mem_rw_with_rand_reset.1955227193 |
Short name | T341 |
Test name | |
Test status | |
Simulation time | 324321700 ps |
CPU time | 16.57 seconds |
Started | May 02 02:18:13 PM PDT 24 |
Finished | May 02 02:18:32 PM PDT 24 |
Peak memory | 272012 kb |
Host | smart-cb917244-34c0-42a1-9c5f-4930254f2db2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1955227193 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_csr_mem_rw_with_rand_reset.1955227193 |
Directory | /workspace/16.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/16.flash_ctrl_csr_rw.2118608109 |
Short name | T1014 |
Test name | |
Test status | |
Simulation time | 90081800 ps |
CPU time | 17.49 seconds |
Started | May 02 02:18:15 PM PDT 24 |
Finished | May 02 02:18:35 PM PDT 24 |
Peak memory | 260380 kb |
Host | smart-7ad6be12-7fd9-4031-b0d3-0792ee996b04 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2118608109 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm _name 16.flash_ctrl_csr_rw.2118608109 |
Directory | /workspace/16.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/16.flash_ctrl_intr_test.3587789011 |
Short name | T984 |
Test name | |
Test status | |
Simulation time | 17708200 ps |
CPU time | 14.3 seconds |
Started | May 02 02:18:16 PM PDT 24 |
Finished | May 02 02:18:33 PM PDT 24 |
Peak memory | 262572 kb |
Host | smart-8f245eae-3ff8-4e54-82eb-8fd0922f4325 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3587789011 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_intr_test. 3587789011 |
Directory | /workspace/16.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/16.flash_ctrl_same_csr_outstanding.3198885381 |
Short name | T1051 |
Test name | |
Test status | |
Simulation time | 59381300 ps |
CPU time | 17.1 seconds |
Started | May 02 02:18:15 PM PDT 24 |
Finished | May 02 02:18:35 PM PDT 24 |
Peak memory | 262044 kb |
Host | smart-e1576c83-a49a-4340-a544-fb194cdddad2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3198885381 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 16.flash_ctrl_same_csr_outstanding.3198885381 |
Directory | /workspace/16.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/16.flash_ctrl_shadow_reg_errors.654413262 |
Short name | T1038 |
Test name | |
Test status | |
Simulation time | 29381400 ps |
CPU time | 13.32 seconds |
Started | May 02 02:18:15 PM PDT 24 |
Finished | May 02 02:18:31 PM PDT 24 |
Peak memory | 260404 kb |
Host | smart-8838d005-8011-4f5b-977d-4e4171fd69af |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=654413262 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_shadow_reg_errors.654413262 |
Directory | /workspace/16.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/16.flash_ctrl_shadow_reg_errors_with_csr_rw.1594224262 |
Short name | T1015 |
Test name | |
Test status | |
Simulation time | 43439400 ps |
CPU time | 16.01 seconds |
Started | May 02 02:18:13 PM PDT 24 |
Finished | May 02 02:18:31 PM PDT 24 |
Peak memory | 260356 kb |
Host | smart-9ee7f6f8-daae-494d-a4f3-ec8c4214bc54 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1594224262 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_shadow_reg_errors_with_csr_rw.1594224262 |
Directory | /workspace/16.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/16.flash_ctrl_tl_errors.783768632 |
Short name | T272 |
Test name | |
Test status | |
Simulation time | 52150300 ps |
CPU time | 16.48 seconds |
Started | May 02 02:18:12 PM PDT 24 |
Finished | May 02 02:18:31 PM PDT 24 |
Peak memory | 263820 kb |
Host | smart-2d80d28c-adcb-4292-b697-e6f5687b24c0 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=783768632 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_tl_errors.783768632 |
Directory | /workspace/16.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/17.flash_ctrl_csr_mem_rw_with_rand_reset.2904899941 |
Short name | T204 |
Test name | |
Test status | |
Simulation time | 673616400 ps |
CPU time | 19.89 seconds |
Started | May 02 02:18:13 PM PDT 24 |
Finished | May 02 02:18:35 PM PDT 24 |
Peak memory | 272116 kb |
Host | smart-e4c48cdf-ce89-4b84-88c3-3fa0b13fd612 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2904899941 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_csr_mem_rw_with_rand_reset.2904899941 |
Directory | /workspace/17.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/17.flash_ctrl_csr_rw.911929239 |
Short name | T970 |
Test name | |
Test status | |
Simulation time | 87813100 ps |
CPU time | 16.98 seconds |
Started | May 02 02:18:13 PM PDT 24 |
Finished | May 02 02:18:32 PM PDT 24 |
Peak memory | 260544 kb |
Host | smart-7d3a149b-b884-421e-a97b-a65da7578bd1 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=911929239 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_ name 17.flash_ctrl_csr_rw.911929239 |
Directory | /workspace/17.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/17.flash_ctrl_intr_test.1411828333 |
Short name | T962 |
Test name | |
Test status | |
Simulation time | 20369100 ps |
CPU time | 13.68 seconds |
Started | May 02 02:18:15 PM PDT 24 |
Finished | May 02 02:18:32 PM PDT 24 |
Peak memory | 262532 kb |
Host | smart-0f294cea-9c7d-4658-baef-a622a7d17408 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1411828333 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_intr_test. 1411828333 |
Directory | /workspace/17.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/17.flash_ctrl_same_csr_outstanding.3215419452 |
Short name | T1080 |
Test name | |
Test status | |
Simulation time | 61726500 ps |
CPU time | 16.87 seconds |
Started | May 02 02:18:13 PM PDT 24 |
Finished | May 02 02:18:33 PM PDT 24 |
Peak memory | 262100 kb |
Host | smart-faa585e9-50db-476d-88a7-46ceed286a62 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3215419452 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 17.flash_ctrl_same_csr_outstanding.3215419452 |
Directory | /workspace/17.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/17.flash_ctrl_shadow_reg_errors.2937641945 |
Short name | T955 |
Test name | |
Test status | |
Simulation time | 12644400 ps |
CPU time | 15.74 seconds |
Started | May 02 02:18:14 PM PDT 24 |
Finished | May 02 02:18:33 PM PDT 24 |
Peak memory | 260388 kb |
Host | smart-1be0761f-bde6-44c9-b7b7-db682918f880 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2937641945 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 17.flash_ctrl_shadow_reg_errors.2937641945 |
Directory | /workspace/17.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/17.flash_ctrl_shadow_reg_errors_with_csr_rw.171304599 |
Short name | T1001 |
Test name | |
Test status | |
Simulation time | 12888400 ps |
CPU time | 15.82 seconds |
Started | May 02 02:18:23 PM PDT 24 |
Finished | May 02 02:18:41 PM PDT 24 |
Peak memory | 260364 kb |
Host | smart-6c426b66-d6bf-4aba-9790-b36208dfd983 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=171304599 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top .vdb -cm_log /dev/null -cm_name 17.flash_ctrl_shadow_reg_errors_with_csr_rw.171304599 |
Directory | /workspace/17.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/17.flash_ctrl_tl_errors.3906470392 |
Short name | T271 |
Test name | |
Test status | |
Simulation time | 508992400 ps |
CPU time | 18.35 seconds |
Started | May 02 02:18:14 PM PDT 24 |
Finished | May 02 02:18:36 PM PDT 24 |
Peak memory | 263888 kb |
Host | smart-edcc02a8-1960-48af-846d-64515c2aefc3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3906470392 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_tl_errors. 3906470392 |
Directory | /workspace/17.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/17.flash_ctrl_tl_intg_err.2553375103 |
Short name | T345 |
Test name | |
Test status | |
Simulation time | 2325951400 ps |
CPU time | 901.44 seconds |
Started | May 02 02:18:14 PM PDT 24 |
Finished | May 02 02:33:19 PM PDT 24 |
Peak memory | 263904 kb |
Host | smart-46ff17a4-0d58-4ed0-b5e0-83023c6cbe9c |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2553375103 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 17.flash_ctr l_tl_intg_err.2553375103 |
Directory | /workspace/17.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/18.flash_ctrl_csr_mem_rw_with_rand_reset.2630618114 |
Short name | T1086 |
Test name | |
Test status | |
Simulation time | 209417500 ps |
CPU time | 19.53 seconds |
Started | May 02 02:18:24 PM PDT 24 |
Finished | May 02 02:18:46 PM PDT 24 |
Peak memory | 272084 kb |
Host | smart-690bd3cf-cf3e-4cd6-9588-76a7440ec99a |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2630618114 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_csr_mem_rw_with_rand_reset.2630618114 |
Directory | /workspace/18.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/18.flash_ctrl_csr_rw.638480827 |
Short name | T1010 |
Test name | |
Test status | |
Simulation time | 196707000 ps |
CPU time | 15.01 seconds |
Started | May 02 02:18:26 PM PDT 24 |
Finished | May 02 02:18:43 PM PDT 24 |
Peak memory | 260296 kb |
Host | smart-23dea7ce-d355-480b-a738-be04566e27a9 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=638480827 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_ name 18.flash_ctrl_csr_rw.638480827 |
Directory | /workspace/18.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/18.flash_ctrl_intr_test.3004510800 |
Short name | T991 |
Test name | |
Test status | |
Simulation time | 15149400 ps |
CPU time | 13.47 seconds |
Started | May 02 02:18:26 PM PDT 24 |
Finished | May 02 02:18:41 PM PDT 24 |
Peak memory | 262528 kb |
Host | smart-738d1bae-232b-4d16-8196-7c52d66d8a12 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3004510800 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_intr_test. 3004510800 |
Directory | /workspace/18.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/18.flash_ctrl_same_csr_outstanding.2437730343 |
Short name | T310 |
Test name | |
Test status | |
Simulation time | 1560224200 ps |
CPU time | 18.14 seconds |
Started | May 02 02:18:20 PM PDT 24 |
Finished | May 02 02:18:40 PM PDT 24 |
Peak memory | 261828 kb |
Host | smart-333ed680-25a2-4ace-ba56-255ed2d75ffd |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2437730343 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 18.flash_ctrl_same_csr_outstanding.2437730343 |
Directory | /workspace/18.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/18.flash_ctrl_shadow_reg_errors.2074015867 |
Short name | T1004 |
Test name | |
Test status | |
Simulation time | 81577900 ps |
CPU time | 13.2 seconds |
Started | May 02 02:18:25 PM PDT 24 |
Finished | May 02 02:18:41 PM PDT 24 |
Peak memory | 260416 kb |
Host | smart-af4d29b3-c425-4b64-922e-5aae7c6fe219 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2074015867 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 18.flash_ctrl_shadow_reg_errors.2074015867 |
Directory | /workspace/18.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/18.flash_ctrl_shadow_reg_errors_with_csr_rw.3732804588 |
Short name | T951 |
Test name | |
Test status | |
Simulation time | 52944200 ps |
CPU time | 15.55 seconds |
Started | May 02 02:18:23 PM PDT 24 |
Finished | May 02 02:18:40 PM PDT 24 |
Peak memory | 260272 kb |
Host | smart-1fce08d8-3aa0-4cde-89b0-b2b1d01954b6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3732804588 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_shadow_reg_errors_with_csr_rw.3732804588 |
Directory | /workspace/18.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/18.flash_ctrl_tl_errors.653836251 |
Short name | T189 |
Test name | |
Test status | |
Simulation time | 65412500 ps |
CPU time | 16.15 seconds |
Started | May 02 02:18:14 PM PDT 24 |
Finished | May 02 02:18:33 PM PDT 24 |
Peak memory | 263904 kb |
Host | smart-d9e019f7-2e05-4f49-b9d9-1a8cbfa5b13e |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=653836251 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_tl_errors.653836251 |
Directory | /workspace/18.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/18.flash_ctrl_tl_intg_err.3241655297 |
Short name | T273 |
Test name | |
Test status | |
Simulation time | 5738828700 ps |
CPU time | 916.19 seconds |
Started | May 02 02:18:21 PM PDT 24 |
Finished | May 02 02:33:39 PM PDT 24 |
Peak memory | 263944 kb |
Host | smart-14637c42-6038-45b8-b46a-1351e37f4025 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3241655297 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 18.flash_ctr l_tl_intg_err.3241655297 |
Directory | /workspace/18.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/19.flash_ctrl_csr_mem_rw_with_rand_reset.1545176858 |
Short name | T282 |
Test name | |
Test status | |
Simulation time | 160374200 ps |
CPU time | 14.9 seconds |
Started | May 02 02:18:26 PM PDT 24 |
Finished | May 02 02:18:43 PM PDT 24 |
Peak memory | 263840 kb |
Host | smart-d4f306d6-3614-4e39-8291-4e28cba8a6d4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1545176858 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_csr_mem_rw_with_rand_reset.1545176858 |
Directory | /workspace/19.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/19.flash_ctrl_csr_rw.3517612371 |
Short name | T999 |
Test name | |
Test status | |
Simulation time | 73351000 ps |
CPU time | 13.8 seconds |
Started | May 02 02:18:21 PM PDT 24 |
Finished | May 02 02:18:37 PM PDT 24 |
Peak memory | 263916 kb |
Host | smart-8666d35b-cf1e-46f3-ac04-900070686600 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3517612371 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm _name 19.flash_ctrl_csr_rw.3517612371 |
Directory | /workspace/19.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/19.flash_ctrl_intr_test.2776015813 |
Short name | T1026 |
Test name | |
Test status | |
Simulation time | 18322800 ps |
CPU time | 13.66 seconds |
Started | May 02 02:18:23 PM PDT 24 |
Finished | May 02 02:18:39 PM PDT 24 |
Peak memory | 262428 kb |
Host | smart-dfee067a-c802-418f-967f-fb75cde05960 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2776015813 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_intr_test. 2776015813 |
Directory | /workspace/19.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/19.flash_ctrl_same_csr_outstanding.3324869188 |
Short name | T230 |
Test name | |
Test status | |
Simulation time | 139930200 ps |
CPU time | 15.06 seconds |
Started | May 02 02:18:25 PM PDT 24 |
Finished | May 02 02:18:42 PM PDT 24 |
Peak memory | 260308 kb |
Host | smart-a400107e-2596-4fc9-a4b1-fed5430b38d4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3324869188 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 19.flash_ctrl_same_csr_outstanding.3324869188 |
Directory | /workspace/19.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/19.flash_ctrl_shadow_reg_errors.1460756879 |
Short name | T977 |
Test name | |
Test status | |
Simulation time | 129808400 ps |
CPU time | 15.97 seconds |
Started | May 02 02:18:21 PM PDT 24 |
Finished | May 02 02:18:39 PM PDT 24 |
Peak memory | 260340 kb |
Host | smart-7522de83-5c17-460e-9a4b-e847b7db742c |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1460756879 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 19.flash_ctrl_shadow_reg_errors.1460756879 |
Directory | /workspace/19.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/19.flash_ctrl_shadow_reg_errors_with_csr_rw.2498771760 |
Short name | T1011 |
Test name | |
Test status | |
Simulation time | 31499500 ps |
CPU time | 15.74 seconds |
Started | May 02 02:18:23 PM PDT 24 |
Finished | May 02 02:18:41 PM PDT 24 |
Peak memory | 260408 kb |
Host | smart-69c9a63f-a412-4e6a-8d16-5514375305ba |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2498771760 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_shadow_reg_errors_with_csr_rw.2498771760 |
Directory | /workspace/19.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/19.flash_ctrl_tl_errors.1570533966 |
Short name | T269 |
Test name | |
Test status | |
Simulation time | 53865900 ps |
CPU time | 18.44 seconds |
Started | May 02 02:18:25 PM PDT 24 |
Finished | May 02 02:18:46 PM PDT 24 |
Peak memory | 263808 kb |
Host | smart-4a4ff7db-7e42-452e-a61e-a4e7bb28d0dd |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1570533966 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_tl_errors. 1570533966 |
Directory | /workspace/19.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/19.flash_ctrl_tl_intg_err.2389327197 |
Short name | T206 |
Test name | |
Test status | |
Simulation time | 1614020500 ps |
CPU time | 459.24 seconds |
Started | May 02 02:18:21 PM PDT 24 |
Finished | May 02 02:26:03 PM PDT 24 |
Peak memory | 263952 kb |
Host | smart-f52c102f-66dd-4b32-98f9-80d3f0287859 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2389327197 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 19.flash_ctr l_tl_intg_err.2389327197 |
Directory | /workspace/19.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/2.flash_ctrl_csr_aliasing.1386210205 |
Short name | T258 |
Test name | |
Test status | |
Simulation time | 877942700 ps |
CPU time | 33.12 seconds |
Started | May 02 02:17:42 PM PDT 24 |
Finished | May 02 02:18:19 PM PDT 24 |
Peak memory | 260376 kb |
Host | smart-575ac77c-1e07-4bae-945e-48d4afb2ed5e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1386210205 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nu ll -cm_name 2.flash_ctrl_csr_aliasing.1386210205 |
Directory | /workspace/2.flash_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/2.flash_ctrl_csr_bit_bash.1072747006 |
Short name | T1003 |
Test name | |
Test status | |
Simulation time | 438987400 ps |
CPU time | 39.04 seconds |
Started | May 02 02:17:42 PM PDT 24 |
Finished | May 02 02:18:25 PM PDT 24 |
Peak memory | 263060 kb |
Host | smart-52a39848-3e79-4436-a7dd-93d4a7533b46 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1072747006 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nu ll -cm_name 2.flash_ctrl_csr_bit_bash.1072747006 |
Directory | /workspace/2.flash_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/2.flash_ctrl_csr_hw_reset.420126664 |
Short name | T1036 |
Test name | |
Test status | |
Simulation time | 37694600 ps |
CPU time | 31.06 seconds |
Started | May 02 02:17:42 PM PDT 24 |
Finished | May 02 02:18:17 PM PDT 24 |
Peak memory | 260384 kb |
Host | smart-a2eafc3c-85ed-4b95-a297-88182646168e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=420126664 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nul l -cm_name 2.flash_ctrl_csr_hw_reset.420126664 |
Directory | /workspace/2.flash_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.flash_ctrl_csr_mem_rw_with_rand_reset.3739858336 |
Short name | T1050 |
Test name | |
Test status | |
Simulation time | 102323500 ps |
CPU time | 16.03 seconds |
Started | May 02 02:17:41 PM PDT 24 |
Finished | May 02 02:18:01 PM PDT 24 |
Peak memory | 272040 kb |
Host | smart-3d8bd1fd-9da0-45fd-83c3-250efea22b28 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3739858336 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_csr_mem_rw_with_rand_reset.3739858336 |
Directory | /workspace/2.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/2.flash_ctrl_csr_rw.903628278 |
Short name | T1040 |
Test name | |
Test status | |
Simulation time | 196714500 ps |
CPU time | 16.54 seconds |
Started | May 02 02:17:42 PM PDT 24 |
Finished | May 02 02:18:02 PM PDT 24 |
Peak memory | 260420 kb |
Host | smart-54470048-9c75-4a00-8455-26322f7d0237 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=903628278 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_ name 2.flash_ctrl_csr_rw.903628278 |
Directory | /workspace/2.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/2.flash_ctrl_intr_test.1424919969 |
Short name | T1062 |
Test name | |
Test status | |
Simulation time | 28665200 ps |
CPU time | 13.47 seconds |
Started | May 02 02:17:43 PM PDT 24 |
Finished | May 02 02:18:00 PM PDT 24 |
Peak memory | 262384 kb |
Host | smart-b495b6bf-80d6-4945-a126-b6589f94ce33 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1424919969 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_intr_test.1 424919969 |
Directory | /workspace/2.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/2.flash_ctrl_mem_partial_access.2328671321 |
Short name | T212 |
Test name | |
Test status | |
Simulation time | 30552000 ps |
CPU time | 13.96 seconds |
Started | May 02 02:17:42 PM PDT 24 |
Finished | May 02 02:18:00 PM PDT 24 |
Peak memory | 263908 kb |
Host | smart-b198905a-c08c-468b-953d-c81d3af69f16 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2328671321 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=f lash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.fla sh_ctrl_mem_partial_access.2328671321 |
Directory | /workspace/2.flash_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/2.flash_ctrl_mem_walk.3125844357 |
Short name | T1024 |
Test name | |
Test status | |
Simulation time | 15769700 ps |
CPU time | 13.4 seconds |
Started | May 02 02:17:43 PM PDT 24 |
Finished | May 02 02:18:00 PM PDT 24 |
Peak memory | 262620 kb |
Host | smart-689e2ca1-ee30-4b4c-846e-ac36e68c2da7 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3125844357 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_me m_walk.3125844357 |
Directory | /workspace/2.flash_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/2.flash_ctrl_same_csr_outstanding.1859000759 |
Short name | T122 |
Test name | |
Test status | |
Simulation time | 164760300 ps |
CPU time | 15.73 seconds |
Started | May 02 02:17:43 PM PDT 24 |
Finished | May 02 02:18:03 PM PDT 24 |
Peak memory | 261928 kb |
Host | smart-ff54986a-9c3a-4f97-ab72-7c523b495fa3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1859000759 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 2.flash_ctrl_same_csr_outstanding.1859000759 |
Directory | /workspace/2.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/2.flash_ctrl_shadow_reg_errors.462334731 |
Short name | T949 |
Test name | |
Test status | |
Simulation time | 16607800 ps |
CPU time | 15.63 seconds |
Started | May 02 02:17:43 PM PDT 24 |
Finished | May 02 02:18:02 PM PDT 24 |
Peak memory | 260392 kb |
Host | smart-4f9ac130-da0f-43c4-b39e-1373b28b98d5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=462334731 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_shadow_reg_errors.462334731 |
Directory | /workspace/2.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/2.flash_ctrl_shadow_reg_errors_with_csr_rw.2055178291 |
Short name | T1030 |
Test name | |
Test status | |
Simulation time | 105994000 ps |
CPU time | 16.06 seconds |
Started | May 02 02:17:43 PM PDT 24 |
Finished | May 02 02:18:04 PM PDT 24 |
Peak memory | 260376 kb |
Host | smart-975c877a-f167-4e63-ab7d-74e975af942f |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2055178291 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_shadow_reg_errors_with_csr_rw.2055178291 |
Directory | /workspace/2.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/2.flash_ctrl_tl_errors.1134162642 |
Short name | T268 |
Test name | |
Test status | |
Simulation time | 191655600 ps |
CPU time | 16.8 seconds |
Started | May 02 02:17:44 PM PDT 24 |
Finished | May 02 02:18:05 PM PDT 24 |
Peak memory | 263896 kb |
Host | smart-9db40c97-3f9c-482e-9b7d-cb141b83e418 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1134162642 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_tl_errors.1 134162642 |
Directory | /workspace/2.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/2.flash_ctrl_tl_intg_err.339001599 |
Short name | T275 |
Test name | |
Test status | |
Simulation time | 678873800 ps |
CPU time | 913.66 seconds |
Started | May 02 02:17:44 PM PDT 24 |
Finished | May 02 02:33:02 PM PDT 24 |
Peak memory | 261488 kb |
Host | smart-f7be2650-cdb3-446a-8b02-52c367461427 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=339001599 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_ tl_intg_err.339001599 |
Directory | /workspace/2.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/20.flash_ctrl_intr_test.264843022 |
Short name | T1044 |
Test name | |
Test status | |
Simulation time | 24651800 ps |
CPU time | 13.69 seconds |
Started | May 02 02:18:23 PM PDT 24 |
Finished | May 02 02:18:39 PM PDT 24 |
Peak memory | 262460 kb |
Host | smart-eba04117-50c2-4ee3-b409-05b151d84721 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=264843022 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_intr_test.264843022 |
Directory | /workspace/20.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/22.flash_ctrl_intr_test.407426135 |
Short name | T952 |
Test name | |
Test status | |
Simulation time | 46845400 ps |
CPU time | 13.45 seconds |
Started | May 02 02:18:21 PM PDT 24 |
Finished | May 02 02:18:36 PM PDT 24 |
Peak memory | 262500 kb |
Host | smart-2064eac7-c72c-49b6-88cc-435ba9a13c2a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=407426135 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_intr_test.407426135 |
Directory | /workspace/22.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/23.flash_ctrl_intr_test.1269361277 |
Short name | T324 |
Test name | |
Test status | |
Simulation time | 37414800 ps |
CPU time | 13.42 seconds |
Started | May 02 02:18:28 PM PDT 24 |
Finished | May 02 02:18:44 PM PDT 24 |
Peak memory | 262708 kb |
Host | smart-f29dc775-6a8c-46fe-a1d4-7481b9aa63c7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1269361277 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_intr_test. 1269361277 |
Directory | /workspace/23.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/24.flash_ctrl_intr_test.3169258068 |
Short name | T1039 |
Test name | |
Test status | |
Simulation time | 17582500 ps |
CPU time | 13.41 seconds |
Started | May 02 02:18:29 PM PDT 24 |
Finished | May 02 02:18:44 PM PDT 24 |
Peak memory | 262748 kb |
Host | smart-8e044992-137f-4f61-9430-81476b6562fd |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3169258068 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_intr_test. 3169258068 |
Directory | /workspace/24.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/25.flash_ctrl_intr_test.3041326702 |
Short name | T264 |
Test name | |
Test status | |
Simulation time | 17482800 ps |
CPU time | 13.82 seconds |
Started | May 02 02:18:30 PM PDT 24 |
Finished | May 02 02:18:45 PM PDT 24 |
Peak memory | 260780 kb |
Host | smart-04214959-19b1-4836-8112-a8d82fe7a2a3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3041326702 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_intr_test. 3041326702 |
Directory | /workspace/25.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/27.flash_ctrl_intr_test.3183969788 |
Short name | T997 |
Test name | |
Test status | |
Simulation time | 30439500 ps |
CPU time | 13.51 seconds |
Started | May 02 02:18:30 PM PDT 24 |
Finished | May 02 02:18:45 PM PDT 24 |
Peak memory | 262476 kb |
Host | smart-13ce929e-2bc0-4559-a7cc-2d6eca296f98 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3183969788 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_intr_test. 3183969788 |
Directory | /workspace/27.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/28.flash_ctrl_intr_test.502592814 |
Short name | T1074 |
Test name | |
Test status | |
Simulation time | 24221700 ps |
CPU time | 13.64 seconds |
Started | May 02 02:18:32 PM PDT 24 |
Finished | May 02 02:18:48 PM PDT 24 |
Peak memory | 262700 kb |
Host | smart-324da11b-fd90-4c97-9dac-f5b5b0c6a08f |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=502592814 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_intr_test.502592814 |
Directory | /workspace/28.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/29.flash_ctrl_intr_test.111051059 |
Short name | T1053 |
Test name | |
Test status | |
Simulation time | 77938500 ps |
CPU time | 13.65 seconds |
Started | May 02 02:18:29 PM PDT 24 |
Finished | May 02 02:18:45 PM PDT 24 |
Peak memory | 262732 kb |
Host | smart-4fda9b18-911e-4f9d-ba7a-4e2a83156152 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=111051059 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_intr_test.111051059 |
Directory | /workspace/29.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.flash_ctrl_csr_aliasing.2176540715 |
Short name | T968 |
Test name | |
Test status | |
Simulation time | 2554843300 ps |
CPU time | 59.92 seconds |
Started | May 02 02:17:50 PM PDT 24 |
Finished | May 02 02:18:52 PM PDT 24 |
Peak memory | 260388 kb |
Host | smart-4f307921-c563-455c-89b9-57c9b08f2abf |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2176540715 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nu ll -cm_name 3.flash_ctrl_csr_aliasing.2176540715 |
Directory | /workspace/3.flash_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/3.flash_ctrl_csr_bit_bash.479981337 |
Short name | T347 |
Test name | |
Test status | |
Simulation time | 1861275500 ps |
CPU time | 61.56 seconds |
Started | May 02 02:17:42 PM PDT 24 |
Finished | May 02 02:18:48 PM PDT 24 |
Peak memory | 262064 kb |
Host | smart-4229357b-010a-4e12-b9ae-54dc6d3c854c |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=479981337 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nul l -cm_name 3.flash_ctrl_csr_bit_bash.479981337 |
Directory | /workspace/3.flash_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/3.flash_ctrl_csr_hw_reset.1784276023 |
Short name | T309 |
Test name | |
Test status | |
Simulation time | 60370800 ps |
CPU time | 30.92 seconds |
Started | May 02 02:17:43 PM PDT 24 |
Finished | May 02 02:18:18 PM PDT 24 |
Peak memory | 260368 kb |
Host | smart-73dca68b-e99d-4fe3-a661-77bbf651bf5a |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1784276023 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nu ll -cm_name 3.flash_ctrl_csr_hw_reset.1784276023 |
Directory | /workspace/3.flash_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.flash_ctrl_csr_mem_rw_with_rand_reset.4197497675 |
Short name | T274 |
Test name | |
Test status | |
Simulation time | 102264800 ps |
CPU time | 17.51 seconds |
Started | May 02 02:17:51 PM PDT 24 |
Finished | May 02 02:18:10 PM PDT 24 |
Peak memory | 272036 kb |
Host | smart-7eeb84ac-9d76-4c76-8f5f-a7f2714223b7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4197497675 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_csr_mem_rw_with_rand_reset.4197497675 |
Directory | /workspace/3.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/3.flash_ctrl_csr_rw.3328632061 |
Short name | T1088 |
Test name | |
Test status | |
Simulation time | 242880400 ps |
CPU time | 17.35 seconds |
Started | May 02 02:17:42 PM PDT 24 |
Finished | May 02 02:18:04 PM PDT 24 |
Peak memory | 260384 kb |
Host | smart-7978c4a5-adc3-4cf6-813d-edfdcd501b92 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3328632061 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm _name 3.flash_ctrl_csr_rw.3328632061 |
Directory | /workspace/3.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/3.flash_ctrl_intr_test.837428751 |
Short name | T1028 |
Test name | |
Test status | |
Simulation time | 35410500 ps |
CPU time | 13.59 seconds |
Started | May 02 02:17:42 PM PDT 24 |
Finished | May 02 02:18:00 PM PDT 24 |
Peak memory | 262764 kb |
Host | smart-8b2b27ca-5ec6-4b32-9070-c0ba705ded42 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=837428751 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_intr_test.837428751 |
Directory | /workspace/3.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/3.flash_ctrl_mem_partial_access.171862585 |
Short name | T213 |
Test name | |
Test status | |
Simulation time | 21921700 ps |
CPU time | 13.67 seconds |
Started | May 02 02:17:43 PM PDT 24 |
Finished | May 02 02:18:01 PM PDT 24 |
Peak memory | 263896 kb |
Host | smart-165543d4-8c15-45e9-a93c-6eb61f30f516 |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=171862585 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fl ash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flas h_ctrl_mem_partial_access.171862585 |
Directory | /workspace/3.flash_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/3.flash_ctrl_mem_walk.3362335054 |
Short name | T976 |
Test name | |
Test status | |
Simulation time | 40833400 ps |
CPU time | 13.26 seconds |
Started | May 02 02:17:41 PM PDT 24 |
Finished | May 02 02:17:58 PM PDT 24 |
Peak memory | 262616 kb |
Host | smart-2315d439-c4f9-433d-9fbc-ed81b1c2f19e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3362335054 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_me m_walk.3362335054 |
Directory | /workspace/3.flash_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/3.flash_ctrl_same_csr_outstanding.1581425075 |
Short name | T1067 |
Test name | |
Test status | |
Simulation time | 412353700 ps |
CPU time | 16.3 seconds |
Started | May 02 02:17:50 PM PDT 24 |
Finished | May 02 02:18:08 PM PDT 24 |
Peak memory | 260320 kb |
Host | smart-40bc16b4-b099-43a1-bba1-a60069f85af8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1581425075 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 3.flash_ctrl_same_csr_outstanding.1581425075 |
Directory | /workspace/3.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/3.flash_ctrl_shadow_reg_errors.512993392 |
Short name | T958 |
Test name | |
Test status | |
Simulation time | 15631300 ps |
CPU time | 15.99 seconds |
Started | May 02 02:17:44 PM PDT 24 |
Finished | May 02 02:18:04 PM PDT 24 |
Peak memory | 260384 kb |
Host | smart-9217c765-5f87-4060-81ae-4bed952cce45 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=512993392 -assert nopostproc +UVM_TESTNAME=flash_ctrl_ base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_shadow_reg_errors.512993392 |
Directory | /workspace/3.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/3.flash_ctrl_shadow_reg_errors_with_csr_rw.4073806117 |
Short name | T1045 |
Test name | |
Test status | |
Simulation time | 17802400 ps |
CPU time | 13.05 seconds |
Started | May 02 02:17:42 PM PDT 24 |
Finished | May 02 02:17:59 PM PDT 24 |
Peak memory | 260384 kb |
Host | smart-97d71fa0-454f-4dc9-a394-39e5da49dc5e |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4073806117 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_shadow_reg_errors_with_csr_rw.4073806117 |
Directory | /workspace/3.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/3.flash_ctrl_tl_errors.3865853979 |
Short name | T1083 |
Test name | |
Test status | |
Simulation time | 64833900 ps |
CPU time | 16.42 seconds |
Started | May 02 02:17:43 PM PDT 24 |
Finished | May 02 02:18:03 PM PDT 24 |
Peak memory | 263892 kb |
Host | smart-71f46a1a-2f1f-4f95-8d1d-a73faec87f8c |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3865853979 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_tl_errors.3 865853979 |
Directory | /workspace/3.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/30.flash_ctrl_intr_test.559092705 |
Short name | T1084 |
Test name | |
Test status | |
Simulation time | 59461400 ps |
CPU time | 14.2 seconds |
Started | May 02 02:18:28 PM PDT 24 |
Finished | May 02 02:18:44 PM PDT 24 |
Peak memory | 262516 kb |
Host | smart-89e2b329-6197-4ecc-80d9-e27f3d67d2e4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=559092705 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_intr_test.559092705 |
Directory | /workspace/30.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/31.flash_ctrl_intr_test.3284173624 |
Short name | T1033 |
Test name | |
Test status | |
Simulation time | 14570800 ps |
CPU time | 13.64 seconds |
Started | May 02 02:18:32 PM PDT 24 |
Finished | May 02 02:18:47 PM PDT 24 |
Peak memory | 262488 kb |
Host | smart-5b17125b-af1b-4389-8062-31557b3f61b5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3284173624 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_intr_test. 3284173624 |
Directory | /workspace/31.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/32.flash_ctrl_intr_test.229391401 |
Short name | T322 |
Test name | |
Test status | |
Simulation time | 14687300 ps |
CPU time | 13.58 seconds |
Started | May 02 02:18:30 PM PDT 24 |
Finished | May 02 02:18:45 PM PDT 24 |
Peak memory | 262560 kb |
Host | smart-cf3b3b29-9af5-4d7c-929f-a05c690d93a4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=229391401 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_intr_test.229391401 |
Directory | /workspace/32.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/33.flash_ctrl_intr_test.2479191790 |
Short name | T1072 |
Test name | |
Test status | |
Simulation time | 29253700 ps |
CPU time | 13.69 seconds |
Started | May 02 02:18:30 PM PDT 24 |
Finished | May 02 02:18:45 PM PDT 24 |
Peak memory | 262536 kb |
Host | smart-19bea264-f395-4968-9026-11246f57de45 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2479191790 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_intr_test. 2479191790 |
Directory | /workspace/33.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/34.flash_ctrl_intr_test.489752568 |
Short name | T989 |
Test name | |
Test status | |
Simulation time | 28217400 ps |
CPU time | 13.44 seconds |
Started | May 02 02:18:40 PM PDT 24 |
Finished | May 02 02:18:55 PM PDT 24 |
Peak memory | 262700 kb |
Host | smart-b0a5f799-e139-4340-8f2d-b271f289f631 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=489752568 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_intr_test.489752568 |
Directory | /workspace/34.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/35.flash_ctrl_intr_test.2243543713 |
Short name | T266 |
Test name | |
Test status | |
Simulation time | 47427700 ps |
CPU time | 13.37 seconds |
Started | May 02 02:18:39 PM PDT 24 |
Finished | May 02 02:18:53 PM PDT 24 |
Peak memory | 262476 kb |
Host | smart-0ed47293-85f5-4789-a78f-53117caafa28 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2243543713 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_intr_test. 2243543713 |
Directory | /workspace/35.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/36.flash_ctrl_intr_test.1204988069 |
Short name | T971 |
Test name | |
Test status | |
Simulation time | 41377000 ps |
CPU time | 13.9 seconds |
Started | May 02 02:18:40 PM PDT 24 |
Finished | May 02 02:18:56 PM PDT 24 |
Peak memory | 262460 kb |
Host | smart-db70ca5f-55f2-4a7b-b007-42e0b7767129 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1204988069 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_intr_test. 1204988069 |
Directory | /workspace/36.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/37.flash_ctrl_intr_test.1888941837 |
Short name | T1070 |
Test name | |
Test status | |
Simulation time | 14551300 ps |
CPU time | 13.28 seconds |
Started | May 02 02:18:43 PM PDT 24 |
Finished | May 02 02:18:58 PM PDT 24 |
Peak memory | 262648 kb |
Host | smart-822efa58-7012-4fc9-a561-6f4e9551ca8d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1888941837 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_intr_test. 1888941837 |
Directory | /workspace/37.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/38.flash_ctrl_intr_test.3245814753 |
Short name | T1012 |
Test name | |
Test status | |
Simulation time | 49498800 ps |
CPU time | 13.46 seconds |
Started | May 02 02:18:41 PM PDT 24 |
Finished | May 02 02:18:56 PM PDT 24 |
Peak memory | 260820 kb |
Host | smart-61fb3291-7d24-4d93-a433-9eeee8317dca |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3245814753 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_intr_test. 3245814753 |
Directory | /workspace/38.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/39.flash_ctrl_intr_test.662849964 |
Short name | T1025 |
Test name | |
Test status | |
Simulation time | 32293900 ps |
CPU time | 13.77 seconds |
Started | May 02 02:18:43 PM PDT 24 |
Finished | May 02 02:18:58 PM PDT 24 |
Peak memory | 262396 kb |
Host | smart-895393dc-804e-4f2c-a516-89c2942c037a |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=662849964 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_intr_test.662849964 |
Directory | /workspace/39.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.flash_ctrl_csr_aliasing.971708896 |
Short name | T979 |
Test name | |
Test status | |
Simulation time | 1659051700 ps |
CPU time | 52.6 seconds |
Started | May 02 02:17:50 PM PDT 24 |
Finished | May 02 02:18:45 PM PDT 24 |
Peak memory | 260328 kb |
Host | smart-96f13921-7225-4288-931a-d940dd0ab908 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_aliasing +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=971708896 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nul l -cm_name 4.flash_ctrl_csr_aliasing.971708896 |
Directory | /workspace/4.flash_ctrl_csr_aliasing/latest |
Test location | /workspace/coverage/cover_reg_top/4.flash_ctrl_csr_bit_bash.518798890 |
Short name | T1022 |
Test name | |
Test status | |
Simulation time | 1027650100 ps |
CPU time | 57.29 seconds |
Started | May 02 02:17:51 PM PDT 24 |
Finished | May 02 02:18:50 PM PDT 24 |
Peak memory | 262864 kb |
Host | smart-d144876e-4a09-4212-8ab3-a809e7a4040e |
User | root |
Command | /workspace/cover_reg_top/simv +csr_bit_bash +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=518798890 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nul l -cm_name 4.flash_ctrl_csr_bit_bash.518798890 |
Directory | /workspace/4.flash_ctrl_csr_bit_bash/latest |
Test location | /workspace/coverage/cover_reg_top/4.flash_ctrl_csr_hw_reset.3230482443 |
Short name | T965 |
Test name | |
Test status | |
Simulation time | 18477900 ps |
CPU time | 31.13 seconds |
Started | May 02 02:17:52 PM PDT 24 |
Finished | May 02 02:18:24 PM PDT 24 |
Peak memory | 260320 kb |
Host | smart-06ece726-9e90-482f-8d05-1e6e3d3c50e3 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_hw_reset +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3230482443 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/nu ll -cm_name 4.flash_ctrl_csr_hw_reset.3230482443 |
Directory | /workspace/4.flash_ctrl_csr_hw_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.flash_ctrl_csr_mem_rw_with_rand_reset.1589471648 |
Short name | T996 |
Test name | |
Test status | |
Simulation time | 102240000 ps |
CPU time | 17.66 seconds |
Started | May 02 02:17:49 PM PDT 24 |
Finished | May 02 02:18:09 PM PDT 24 |
Peak memory | 271660 kb |
Host | smart-704b3612-3e16-43e1-a093-e54cf77b5de6 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1589471648 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_csr_mem_rw_with_rand_reset.1589471648 |
Directory | /workspace/4.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/4.flash_ctrl_csr_rw.3653138182 |
Short name | T308 |
Test name | |
Test status | |
Simulation time | 274768800 ps |
CPU time | 17.19 seconds |
Started | May 02 02:17:52 PM PDT 24 |
Finished | May 02 02:18:11 PM PDT 24 |
Peak memory | 260324 kb |
Host | smart-47d77ba8-d339-4da5-bb42-fc6e89a3da17 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3653138182 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm _name 4.flash_ctrl_csr_rw.3653138182 |
Directory | /workspace/4.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/4.flash_ctrl_intr_test.1038646236 |
Short name | T1032 |
Test name | |
Test status | |
Simulation time | 52785600 ps |
CPU time | 13.7 seconds |
Started | May 02 02:17:50 PM PDT 24 |
Finished | May 02 02:18:06 PM PDT 24 |
Peak memory | 260824 kb |
Host | smart-d68898e2-4c28-493b-a738-755f8b31c458 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1038646236 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_intr_test.1 038646236 |
Directory | /workspace/4.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/4.flash_ctrl_mem_partial_access.3870326852 |
Short name | T211 |
Test name | |
Test status | |
Simulation time | 54417000 ps |
CPU time | 13.67 seconds |
Started | May 02 02:17:53 PM PDT 24 |
Finished | May 02 02:18:08 PM PDT 24 |
Peak memory | 260952 kb |
Host | smart-98b7e1b2-1a3a-4737-9c07-60c98008a26e |
User | root |
Command | /workspace/cover_reg_top/simv +run_mem_partial_access +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3870326852 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=f lash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.fla sh_ctrl_mem_partial_access.3870326852 |
Directory | /workspace/4.flash_ctrl_mem_partial_access/latest |
Test location | /workspace/coverage/cover_reg_top/4.flash_ctrl_mem_walk.4037500804 |
Short name | T981 |
Test name | |
Test status | |
Simulation time | 19038100 ps |
CPU time | 13.61 seconds |
Started | May 02 02:17:51 PM PDT 24 |
Finished | May 02 02:18:06 PM PDT 24 |
Peak memory | 262624 kb |
Host | smart-cc6052ac-4cac-4735-bbcf-51d71ae11b94 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_mem_walk +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /work space/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4037500804 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_ common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_me m_walk.4037500804 |
Directory | /workspace/4.flash_ctrl_mem_walk/latest |
Test location | /workspace/coverage/cover_reg_top/4.flash_ctrl_same_csr_outstanding.117276542 |
Short name | T1058 |
Test name | |
Test status | |
Simulation time | 81395300 ps |
CPU time | 18.03 seconds |
Started | May 02 02:17:53 PM PDT 24 |
Finished | May 02 02:18:12 PM PDT 24 |
Peak memory | 260384 kb |
Host | smart-4634ae23-33a5-4583-8625-2326b1404225 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=117276542 -assert nopostproc +UVM_TESTNAME=flash_ct rl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_ log /dev/null -cm_name 4.flash_ctrl_same_csr_outstanding.117276542 |
Directory | /workspace/4.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/4.flash_ctrl_shadow_reg_errors.2972228127 |
Short name | T959 |
Test name | |
Test status | |
Simulation time | 13885700 ps |
CPU time | 15.54 seconds |
Started | May 02 02:17:50 PM PDT 24 |
Finished | May 02 02:18:07 PM PDT 24 |
Peak memory | 260340 kb |
Host | smart-01e447f6-03d5-48f8-9fb1-06aa51bd21b3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2972228127 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 4.flash_ctrl_shadow_reg_errors.2972228127 |
Directory | /workspace/4.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/4.flash_ctrl_shadow_reg_errors_with_csr_rw.2420259154 |
Short name | T1052 |
Test name | |
Test status | |
Simulation time | 11607600 ps |
CPU time | 15.61 seconds |
Started | May 02 02:17:52 PM PDT 24 |
Finished | May 02 02:18:09 PM PDT 24 |
Peak memory | 260432 kb |
Host | smart-6c8116fe-9005-4082-8763-dd4e1b946314 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2420259154 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_shadow_reg_errors_with_csr_rw.2420259154 |
Directory | /workspace/4.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/4.flash_ctrl_tl_intg_err.3831431399 |
Short name | T279 |
Test name | |
Test status | |
Simulation time | 742582000 ps |
CPU time | 904.1 seconds |
Started | May 02 02:17:53 PM PDT 24 |
Finished | May 02 02:32:58 PM PDT 24 |
Peak memory | 263984 kb |
Host | smart-c3349a75-1197-4ba4-b2af-3e8d8006f719 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3831431399 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 4.flash_ctrl _tl_intg_err.3831431399 |
Directory | /workspace/4.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/40.flash_ctrl_intr_test.994313776 |
Short name | T998 |
Test name | |
Test status | |
Simulation time | 16277800 ps |
CPU time | 13.41 seconds |
Started | May 02 02:18:39 PM PDT 24 |
Finished | May 02 02:18:53 PM PDT 24 |
Peak memory | 262476 kb |
Host | smart-4acae0e3-db06-4a38-a1ed-eb159ce1dc31 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=994313776 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_intr_test.994313776 |
Directory | /workspace/40.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/41.flash_ctrl_intr_test.1287695496 |
Short name | T957 |
Test name | |
Test status | |
Simulation time | 17550500 ps |
CPU time | 13.71 seconds |
Started | May 02 02:18:41 PM PDT 24 |
Finished | May 02 02:18:57 PM PDT 24 |
Peak memory | 260872 kb |
Host | smart-1851c84b-284c-4880-bfe0-6d58f1b63cbb |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1287695496 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_intr_test. 1287695496 |
Directory | /workspace/41.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/42.flash_ctrl_intr_test.4025088043 |
Short name | T969 |
Test name | |
Test status | |
Simulation time | 15953800 ps |
CPU time | 13.46 seconds |
Started | May 02 02:18:39 PM PDT 24 |
Finished | May 02 02:18:53 PM PDT 24 |
Peak memory | 262372 kb |
Host | smart-163e582b-a2cb-4e2d-8145-a76c13fe9702 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4025088043 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_intr_test. 4025088043 |
Directory | /workspace/42.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/43.flash_ctrl_intr_test.1650639309 |
Short name | T954 |
Test name | |
Test status | |
Simulation time | 18727800 ps |
CPU time | 13.63 seconds |
Started | May 02 02:18:41 PM PDT 24 |
Finished | May 02 02:18:56 PM PDT 24 |
Peak memory | 262400 kb |
Host | smart-f0ea3be6-48a7-4ed0-a804-a88f65d03470 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1650639309 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 43.flash_ctrl_intr_test. 1650639309 |
Directory | /workspace/43.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/44.flash_ctrl_intr_test.2637666068 |
Short name | T1087 |
Test name | |
Test status | |
Simulation time | 32917200 ps |
CPU time | 13.5 seconds |
Started | May 02 02:18:42 PM PDT 24 |
Finished | May 02 02:18:57 PM PDT 24 |
Peak memory | 262752 kb |
Host | smart-b7d4db49-8beb-4eda-9f68-9af33bb53cb2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2637666068 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_intr_test. 2637666068 |
Directory | /workspace/44.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/45.flash_ctrl_intr_test.75327951 |
Short name | T1005 |
Test name | |
Test status | |
Simulation time | 52482500 ps |
CPU time | 14.02 seconds |
Started | May 02 02:18:45 PM PDT 24 |
Finished | May 02 02:19:01 PM PDT 24 |
Peak memory | 262348 kb |
Host | smart-fbf1a685-6d32-40a2-b9a0-6544507e6c16 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=75327951 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_intr_test.75327951 |
Directory | /workspace/45.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/46.flash_ctrl_intr_test.1603839013 |
Short name | T1068 |
Test name | |
Test status | |
Simulation time | 17807900 ps |
CPU time | 13.51 seconds |
Started | May 02 02:18:40 PM PDT 24 |
Finished | May 02 02:18:55 PM PDT 24 |
Peak memory | 262288 kb |
Host | smart-a359f14f-8b65-4d00-a570-74bea1cad698 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1603839013 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_intr_test. 1603839013 |
Directory | /workspace/46.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/47.flash_ctrl_intr_test.3728223217 |
Short name | T323 |
Test name | |
Test status | |
Simulation time | 69055800 ps |
CPU time | 13.44 seconds |
Started | May 02 02:18:42 PM PDT 24 |
Finished | May 02 02:18:58 PM PDT 24 |
Peak memory | 262648 kb |
Host | smart-fcf97267-6581-4b3e-9404-82d819822996 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3728223217 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_intr_test. 3728223217 |
Directory | /workspace/47.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/48.flash_ctrl_intr_test.960014696 |
Short name | T1055 |
Test name | |
Test status | |
Simulation time | 49346300 ps |
CPU time | 13.54 seconds |
Started | May 02 02:18:42 PM PDT 24 |
Finished | May 02 02:18:57 PM PDT 24 |
Peak memory | 262472 kb |
Host | smart-41f3c5b4-30d1-4bbd-a679-50a7fb8cf380 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=960014696 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 48.flash_ctrl_intr_test.960014696 |
Directory | /workspace/48.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/49.flash_ctrl_intr_test.503813343 |
Short name | T1035 |
Test name | |
Test status | |
Simulation time | 15047100 ps |
CPU time | 13.54 seconds |
Started | May 02 02:18:42 PM PDT 24 |
Finished | May 02 02:18:58 PM PDT 24 |
Peak memory | 261652 kb |
Host | smart-9ab4eef3-157e-41e3-87e3-ec621a9392f2 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=503813343 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_intr_test.503813343 |
Directory | /workspace/49.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.flash_ctrl_csr_mem_rw_with_rand_reset.1169811995 |
Short name | T1082 |
Test name | |
Test status | |
Simulation time | 83611200 ps |
CPU time | 17.06 seconds |
Started | May 02 02:17:57 PM PDT 24 |
Finished | May 02 02:18:16 PM PDT 24 |
Peak memory | 263876 kb |
Host | smart-5be5ca16-b1d7-4d48-b962-fdb8b63b00e7 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1169811995 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_csr_mem_rw_with_rand_reset.1169811995 |
Directory | /workspace/5.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/5.flash_ctrl_csr_rw.3180024366 |
Short name | T1027 |
Test name | |
Test status | |
Simulation time | 289926400 ps |
CPU time | 14.39 seconds |
Started | May 02 02:17:56 PM PDT 24 |
Finished | May 02 02:18:12 PM PDT 24 |
Peak memory | 260328 kb |
Host | smart-475638a4-2a7f-4651-9758-b876679b9869 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3180024366 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm _name 5.flash_ctrl_csr_rw.3180024366 |
Directory | /workspace/5.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/5.flash_ctrl_intr_test.911885775 |
Short name | T1020 |
Test name | |
Test status | |
Simulation time | 18810200 ps |
CPU time | 13.7 seconds |
Started | May 02 02:17:58 PM PDT 24 |
Finished | May 02 02:18:14 PM PDT 24 |
Peak memory | 262784 kb |
Host | smart-cd60f15d-ac67-4473-a742-24e100df258e |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=911885775 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_intr_test.911885775 |
Directory | /workspace/5.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/5.flash_ctrl_same_csr_outstanding.1469381383 |
Short name | T1000 |
Test name | |
Test status | |
Simulation time | 45924900 ps |
CPU time | 15.26 seconds |
Started | May 02 02:17:59 PM PDT 24 |
Finished | May 02 02:18:16 PM PDT 24 |
Peak memory | 261860 kb |
Host | smart-3a99115e-2649-45ef-bb91-8dfbe361de61 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1469381383 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 5.flash_ctrl_same_csr_outstanding.1469381383 |
Directory | /workspace/5.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/5.flash_ctrl_shadow_reg_errors.2688490498 |
Short name | T1046 |
Test name | |
Test status | |
Simulation time | 41654900 ps |
CPU time | 15.74 seconds |
Started | May 02 02:17:52 PM PDT 24 |
Finished | May 02 02:18:09 PM PDT 24 |
Peak memory | 260352 kb |
Host | smart-c617e7c3-04fe-4490-b90b-bea2d3f375f1 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2688490498 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 5.flash_ctrl_shadow_reg_errors.2688490498 |
Directory | /workspace/5.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/5.flash_ctrl_shadow_reg_errors_with_csr_rw.2460191128 |
Short name | T1060 |
Test name | |
Test status | |
Simulation time | 12773700 ps |
CPU time | 15.66 seconds |
Started | May 02 02:17:51 PM PDT 24 |
Finished | May 02 02:18:09 PM PDT 24 |
Peak memory | 260396 kb |
Host | smart-465232f4-3f74-4112-9830-17a6b439c201 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2460191128 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_shadow_reg_errors_with_csr_rw.2460191128 |
Directory | /workspace/5.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/6.flash_ctrl_csr_mem_rw_with_rand_reset.3798084486 |
Short name | T973 |
Test name | |
Test status | |
Simulation time | 90179900 ps |
CPU time | 16.52 seconds |
Started | May 02 02:17:57 PM PDT 24 |
Finished | May 02 02:18:16 PM PDT 24 |
Peak memory | 270536 kb |
Host | smart-c6846864-e46f-456f-bbad-5569c99f0d1b |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3798084486 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_csr_mem_rw_with_rand_reset.3798084486 |
Directory | /workspace/6.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/6.flash_ctrl_csr_rw.361660555 |
Short name | T1029 |
Test name | |
Test status | |
Simulation time | 1321757900 ps |
CPU time | 15.56 seconds |
Started | May 02 02:17:56 PM PDT 24 |
Finished | May 02 02:18:14 PM PDT 24 |
Peak memory | 260504 kb |
Host | smart-6235cb7b-4834-4a53-b171-e5fc0f779deb |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=361660555 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_ TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_ name 6.flash_ctrl_csr_rw.361660555 |
Directory | /workspace/6.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/6.flash_ctrl_intr_test.1354716338 |
Short name | T966 |
Test name | |
Test status | |
Simulation time | 30401200 ps |
CPU time | 13.33 seconds |
Started | May 02 02:17:58 PM PDT 24 |
Finished | May 02 02:18:14 PM PDT 24 |
Peak memory | 262620 kb |
Host | smart-acaf819a-3492-4abf-901e-df11782e9e50 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1354716338 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_intr_test.1 354716338 |
Directory | /workspace/6.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/6.flash_ctrl_same_csr_outstanding.2156066006 |
Short name | T312 |
Test name | |
Test status | |
Simulation time | 311730300 ps |
CPU time | 20.61 seconds |
Started | May 02 02:18:01 PM PDT 24 |
Finished | May 02 02:18:24 PM PDT 24 |
Peak memory | 261828 kb |
Host | smart-62e6d7f0-79f4-429c-a7fd-d8fab009a7ba |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2156066006 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 6.flash_ctrl_same_csr_outstanding.2156066006 |
Directory | /workspace/6.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/6.flash_ctrl_shadow_reg_errors.1535658858 |
Short name | T1021 |
Test name | |
Test status | |
Simulation time | 20749400 ps |
CPU time | 15.4 seconds |
Started | May 02 02:18:00 PM PDT 24 |
Finished | May 02 02:18:18 PM PDT 24 |
Peak memory | 260380 kb |
Host | smart-aa20f074-4d80-45ef-bfa5-fb103819754c |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1535658858 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 6.flash_ctrl_shadow_reg_errors.1535658858 |
Directory | /workspace/6.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/6.flash_ctrl_shadow_reg_errors_with_csr_rw.4153809780 |
Short name | T972 |
Test name | |
Test status | |
Simulation time | 13029300 ps |
CPU time | 15.6 seconds |
Started | May 02 02:17:59 PM PDT 24 |
Finished | May 02 02:18:17 PM PDT 24 |
Peak memory | 260380 kb |
Host | smart-ad208e2c-0680-4394-ae92-1e0c972a79b3 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4153809780 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_shadow_reg_errors_with_csr_rw.4153809780 |
Directory | /workspace/6.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/6.flash_ctrl_tl_errors.4103668604 |
Short name | T203 |
Test name | |
Test status | |
Simulation time | 37115200 ps |
CPU time | 15.79 seconds |
Started | May 02 02:17:57 PM PDT 24 |
Finished | May 02 02:18:15 PM PDT 24 |
Peak memory | 263872 kb |
Host | smart-4a759429-2082-460b-9204-b14abad7b5fe |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4103668604 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_tl_errors.4 103668604 |
Directory | /workspace/6.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/6.flash_ctrl_tl_intg_err.1397967402 |
Short name | T1013 |
Test name | |
Test status | |
Simulation time | 1479518700 ps |
CPU time | 904.82 seconds |
Started | May 02 02:17:56 PM PDT 24 |
Finished | May 02 02:33:03 PM PDT 24 |
Peak memory | 263944 kb |
Host | smart-02395791-cb5e-4a65-9965-42de19d6347d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1397967402 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 6.flash_ctrl _tl_intg_err.1397967402 |
Directory | /workspace/6.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/7.flash_ctrl_csr_mem_rw_with_rand_reset.1740615667 |
Short name | T311 |
Test name | |
Test status | |
Simulation time | 224895000 ps |
CPU time | 15.33 seconds |
Started | May 02 02:17:57 PM PDT 24 |
Finished | May 02 02:18:14 PM PDT 24 |
Peak memory | 263852 kb |
Host | smart-1ebd5246-67a8-4bbf-93dc-60da5d77ef41 |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1740615667 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_csr_mem_rw_with_rand_reset.1740615667 |
Directory | /workspace/7.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/7.flash_ctrl_csr_rw.3646188298 |
Short name | T225 |
Test name | |
Test status | |
Simulation time | 21974900 ps |
CPU time | 13.91 seconds |
Started | May 02 02:17:59 PM PDT 24 |
Finished | May 02 02:18:15 PM PDT 24 |
Peak memory | 260416 kb |
Host | smart-2d7e9eba-aed8-4b0b-8b31-dd2a5498a971 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3646188298 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm _name 7.flash_ctrl_csr_rw.3646188298 |
Directory | /workspace/7.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/7.flash_ctrl_intr_test.338364395 |
Short name | T1071 |
Test name | |
Test status | |
Simulation time | 33992200 ps |
CPU time | 13.47 seconds |
Started | May 02 02:17:58 PM PDT 24 |
Finished | May 02 02:18:13 PM PDT 24 |
Peak memory | 262416 kb |
Host | smart-02930ed6-bfe8-4b1e-8f42-67ff2d774b42 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=338364395 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_intr_test.338364395 |
Directory | /workspace/7.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/7.flash_ctrl_same_csr_outstanding.1662997777 |
Short name | T226 |
Test name | |
Test status | |
Simulation time | 185346300 ps |
CPU time | 15.29 seconds |
Started | May 02 02:17:59 PM PDT 24 |
Finished | May 02 02:18:16 PM PDT 24 |
Peak memory | 260300 kb |
Host | smart-a68807eb-169b-498f-b064-29b071e3f1ba |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1662997777 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 7.flash_ctrl_same_csr_outstanding.1662997777 |
Directory | /workspace/7.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/7.flash_ctrl_shadow_reg_errors.2565952339 |
Short name | T1031 |
Test name | |
Test status | |
Simulation time | 13707000 ps |
CPU time | 15.64 seconds |
Started | May 02 02:17:58 PM PDT 24 |
Finished | May 02 02:18:16 PM PDT 24 |
Peak memory | 260332 kb |
Host | smart-f5945a36-a660-4fce-9833-bead7afdc2f8 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2565952339 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 7.flash_ctrl_shadow_reg_errors.2565952339 |
Directory | /workspace/7.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/7.flash_ctrl_shadow_reg_errors_with_csr_rw.4106783437 |
Short name | T947 |
Test name | |
Test status | |
Simulation time | 13166500 ps |
CPU time | 13.52 seconds |
Started | May 02 02:17:56 PM PDT 24 |
Finished | May 02 02:18:12 PM PDT 24 |
Peak memory | 260412 kb |
Host | smart-9c9a17a0-81e6-479f-93e0-edaf9e7ece49 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4106783437 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_shadow_reg_errors_with_csr_rw.4106783437 |
Directory | /workspace/7.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/7.flash_ctrl_tl_errors.1198556002 |
Short name | T277 |
Test name | |
Test status | |
Simulation time | 66383000 ps |
CPU time | 18.7 seconds |
Started | May 02 02:18:00 PM PDT 24 |
Finished | May 02 02:18:21 PM PDT 24 |
Peak memory | 263872 kb |
Host | smart-2030bf6a-4414-4374-b7c8-36552757ac4a |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1198556002 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_tl_errors.1 198556002 |
Directory | /workspace/7.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/7.flash_ctrl_tl_intg_err.3270581765 |
Short name | T267 |
Test name | |
Test status | |
Simulation time | 899840800 ps |
CPU time | 912.06 seconds |
Started | May 02 02:17:56 PM PDT 24 |
Finished | May 02 02:33:10 PM PDT 24 |
Peak memory | 263880 kb |
Host | smart-b870e02d-48cc-498c-bcba-894be6edb7b5 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3270581765 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 7.flash_ctrl _tl_intg_err.3270581765 |
Directory | /workspace/7.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/8.flash_ctrl_csr_mem_rw_with_rand_reset.1139222659 |
Short name | T276 |
Test name | |
Test status | |
Simulation time | 727882700 ps |
CPU time | 19.49 seconds |
Started | May 02 02:17:58 PM PDT 24 |
Finished | May 02 02:18:19 PM PDT 24 |
Peak memory | 270396 kb |
Host | smart-1aba67e9-f6d3-4981-bd3c-4f671b2fca0f |
User | root |
Command | /workspace/cover_reg_top/simv +run_csr_mem_rw_with_rand_reset +test_timeout_ns=10000000000 +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_e nabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1139222659 -asse rt nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /works pace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_csr_mem_rw_with_rand_reset.1139222659 |
Directory | /workspace/8.flash_ctrl_csr_mem_rw_with_rand_reset/latest |
Test location | /workspace/coverage/cover_reg_top/8.flash_ctrl_csr_rw.2112907693 |
Short name | T58 |
Test name | |
Test status | |
Simulation time | 42318200 ps |
CPU time | 13.83 seconds |
Started | May 02 02:17:55 PM PDT 24 |
Finished | May 02 02:18:10 PM PDT 24 |
Peak memory | 260372 kb |
Host | smart-5db7df72-436d-4e5d-9fb8-9c9b714e61ce |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2112907693 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm _name 8.flash_ctrl_csr_rw.2112907693 |
Directory | /workspace/8.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/8.flash_ctrl_intr_test.1170954052 |
Short name | T325 |
Test name | |
Test status | |
Simulation time | 42348300 ps |
CPU time | 13.67 seconds |
Started | May 02 02:17:59 PM PDT 24 |
Finished | May 02 02:18:15 PM PDT 24 |
Peak memory | 262516 kb |
Host | smart-fc1223db-2b4c-4b1f-8f31-8f84a67f5661 |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1170954052 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_intr_test.1 170954052 |
Directory | /workspace/8.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/8.flash_ctrl_same_csr_outstanding.2204256801 |
Short name | T1007 |
Test name | |
Test status | |
Simulation time | 177658800 ps |
CPU time | 18.15 seconds |
Started | May 02 02:17:58 PM PDT 24 |
Finished | May 02 02:18:18 PM PDT 24 |
Peak memory | 260404 kb |
Host | smart-e9f449fd-d0ea-4fd5-8957-6e972f9aa525 |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2204256801 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 8.flash_ctrl_same_csr_outstanding.2204256801 |
Directory | /workspace/8.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/8.flash_ctrl_shadow_reg_errors.1617314617 |
Short name | T1009 |
Test name | |
Test status | |
Simulation time | 12115500 ps |
CPU time | 15.63 seconds |
Started | May 02 02:17:58 PM PDT 24 |
Finished | May 02 02:18:16 PM PDT 24 |
Peak memory | 260264 kb |
Host | smart-8fb5303e-84ac-42c4-9269-374c52a3354b |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1617314617 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 8.flash_ctrl_shadow_reg_errors.1617314617 |
Directory | /workspace/8.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/8.flash_ctrl_shadow_reg_errors_with_csr_rw.3576020606 |
Short name | T961 |
Test name | |
Test status | |
Simulation time | 17129200 ps |
CPU time | 15.7 seconds |
Started | May 02 02:17:57 PM PDT 24 |
Finished | May 02 02:18:15 PM PDT 24 |
Peak memory | 260416 kb |
Host | smart-4920ed0f-7185-4dcb-b91a-e8f40ae5a829 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3576020606 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_shadow_reg_errors_with_csr_rw.3576020606 |
Directory | /workspace/8.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/8.flash_ctrl_tl_errors.2466522288 |
Short name | T1081 |
Test name | |
Test status | |
Simulation time | 149103700 ps |
CPU time | 18.49 seconds |
Started | May 02 02:18:01 PM PDT 24 |
Finished | May 02 02:18:22 PM PDT 24 |
Peak memory | 263884 kb |
Host | smart-36b3bbbe-2a62-460d-bc04-26864195857d |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2466522288 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_tl_errors.2 466522288 |
Directory | /workspace/8.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/cover_reg_top/8.flash_ctrl_tl_intg_err.1700608195 |
Short name | T1019 |
Test name | |
Test status | |
Simulation time | 1349027900 ps |
CPU time | 385.6 seconds |
Started | May 02 02:17:56 PM PDT 24 |
Finished | May 02 02:24:23 PM PDT 24 |
Peak memory | 263908 kb |
Host | smart-a70a85e3-2d54-4d4b-9e9a-9e8eeadebb0b |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_intg_err +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1700608195 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 8.flash_ctrl _tl_intg_err.1700608195 |
Directory | /workspace/8.flash_ctrl_tl_intg_err/latest |
Test location | /workspace/coverage/cover_reg_top/9.flash_ctrl_csr_rw.1266522626 |
Short name | T307 |
Test name | |
Test status | |
Simulation time | 256592800 ps |
CPU time | 16.33 seconds |
Started | May 02 02:17:58 PM PDT 24 |
Finished | May 02 02:18:17 PM PDT 24 |
Peak memory | 260396 kb |
Host | smart-9d94b9fc-5825-46c3-a127-df297061f9a0 |
User | root |
Command | /workspace/cover_reg_top/simv +csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -lic queue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1266522626 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM _TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm _name 9.flash_ctrl_csr_rw.1266522626 |
Directory | /workspace/9.flash_ctrl_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/9.flash_ctrl_intr_test.3308824133 |
Short name | T1079 |
Test name | |
Test status | |
Simulation time | 16583600 ps |
CPU time | 13.52 seconds |
Started | May 02 02:18:01 PM PDT 24 |
Finished | May 02 02:18:16 PM PDT 24 |
Peak memory | 262604 kb |
Host | smart-ce38cbc3-d335-4918-8ff8-96d3822cc99d |
User | root |
Command | /workspace/cover_reg_top/simv +run_intr_test +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3308824133 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_intr_test.3 308824133 |
Directory | /workspace/9.flash_ctrl_intr_test/latest |
Test location | /workspace/coverage/cover_reg_top/9.flash_ctrl_same_csr_outstanding.1254225329 |
Short name | T1017 |
Test name | |
Test status | |
Simulation time | 121481700 ps |
CPU time | 19.21 seconds |
Started | May 02 02:17:58 PM PDT 24 |
Finished | May 02 02:18:19 PM PDT 24 |
Peak memory | 260408 kb |
Host | smart-abeda70a-e45e-4222-b040-f409a54a8afa |
User | root |
Command | /workspace/cover_reg_top/simv +run_same_csr_outstanding +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1254225329 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm _log /dev/null -cm_name 9.flash_ctrl_same_csr_outstanding.1254225329 |
Directory | /workspace/9.flash_ctrl_same_csr_outstanding/latest |
Test location | /workspace/coverage/cover_reg_top/9.flash_ctrl_shadow_reg_errors.1543603979 |
Short name | T1023 |
Test name | |
Test status | |
Simulation time | 44223600 ps |
CPU time | 13.08 seconds |
Started | May 02 02:17:55 PM PDT 24 |
Finished | May 02 02:18:09 PM PDT 24 |
Peak memory | 260364 kb |
Host | smart-3c775fbf-afd9-4dbb-80d3-119f3d09877c |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSI TY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1543603979 -assert nopostproc +UVM_TESTNAME=flash_ctrl _base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_lo g /dev/null -cm_name 9.flash_ctrl_shadow_reg_errors.1543603979 |
Directory | /workspace/9.flash_ctrl_shadow_reg_errors/latest |
Test location | /workspace/coverage/cover_reg_top/9.flash_ctrl_shadow_reg_errors_with_csr_rw.2039182357 |
Short name | T1018 |
Test name | |
Test status | |
Simulation time | 33080300 ps |
CPU time | 15.69 seconds |
Started | May 02 02:17:57 PM PDT 24 |
Finished | May 02 02:18:15 PM PDT 24 |
Peak memory | 260396 kb |
Host | smart-14e405ab-8f0c-4f3e-83ee-37fd8346ba42 |
User | root |
Command | /workspace/cover_reg_top/simv +run_shadow_reg_errors_with_csr_rw +csr_test_mode=1 +en_scb=0 +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2039182357 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_to p.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_shadow_reg_errors_with_csr_rw.2039182357 |
Directory | /workspace/9.flash_ctrl_shadow_reg_errors_with_csr_rw/latest |
Test location | /workspace/coverage/cover_reg_top/9.flash_ctrl_tl_errors.705277823 |
Short name | T262 |
Test name | |
Test status | |
Simulation time | 37659500 ps |
CPU time | 16.13 seconds |
Started | May 02 02:17:58 PM PDT 24 |
Finished | May 02 02:18:16 PM PDT 24 |
Peak memory | 263900 kb |
Host | smart-fc2c39d8-7535-4f1d-925b-60214a231ba4 |
User | root |
Command | /workspace/cover_reg_top/simv +run_tl_errors +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=705277823 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_common_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/cover_reg_top.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_tl_errors.705277823 |
Directory | /workspace/9.flash_ctrl_tl_errors/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_alert_test.2247758409 |
Short name | T486 |
Test name | |
Test status | |
Simulation time | 225333200 ps |
CPU time | 14.04 seconds |
Started | May 02 02:35:27 PM PDT 24 |
Finished | May 02 02:35:43 PM PDT 24 |
Peak memory | 257600 kb |
Host | smart-ab499a28-a15b-4c09-af83-cfe64a9711ea |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2247758409 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_alert_test.2 247758409 |
Directory | /workspace/0.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_connect.3006475743 |
Short name | T3 |
Test name | |
Test status | |
Simulation time | 18242900 ps |
CPU time | 15.77 seconds |
Started | May 02 02:35:29 PM PDT 24 |
Finished | May 02 02:35:48 PM PDT 24 |
Peak memory | 274632 kb |
Host | smart-da44cd3e-357c-4429-8209-f3bd71b22763 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3006475743 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_connect.3006475743 |
Directory | /workspace/0.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_disable.3514602697 |
Short name | T109 |
Test name | |
Test status | |
Simulation time | 66875400 ps |
CPU time | 20.65 seconds |
Started | May 02 02:35:31 PM PDT 24 |
Finished | May 02 02:35:54 PM PDT 24 |
Peak memory | 279928 kb |
Host | smart-8e1795d0-c00d-4f28-9f39-24af1a96bef0 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3514602697 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_disable.3514602697 |
Directory | /workspace/0.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_erase_suspend.1772129865 |
Short name | T586 |
Test name | |
Test status | |
Simulation time | 8184880100 ps |
CPU time | 537.62 seconds |
Started | May 02 02:35:23 PM PDT 24 |
Finished | May 02 02:44:23 PM PDT 24 |
Peak memory | 262352 kb |
Host | smart-5619da5a-1e5a-4bdd-a050-ff95f39bb9dd |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1772129865 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_erase_suspend_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_erase_suspend.1772129865 |
Directory | /workspace/0.flash_ctrl_erase_suspend/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_fetch_code.1678610852 |
Short name | T640 |
Test name | |
Test status | |
Simulation time | 181421400 ps |
CPU time | 21.58 seconds |
Started | May 02 02:35:25 PM PDT 24 |
Finished | May 02 02:35:48 PM PDT 24 |
Peak memory | 264444 kb |
Host | smart-d8ef6cd3-6f80-480f-bcbb-5808439b651a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1678610852 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_fetch_code.1678610852 |
Directory | /workspace/0.flash_ctrl_fetch_code/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_host_ctrl_arb.86143470 |
Short name | T107 |
Test name | |
Test status | |
Simulation time | 303312916400 ps |
CPU time | 2890.37 seconds |
Started | May 02 02:35:25 PM PDT 24 |
Finished | May 02 03:23:38 PM PDT 24 |
Peak memory | 264428 kb |
Host | smart-a40b9862-a001-433a-8261-6f82772b98e7 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licque ue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=86143470 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST _SEQ=flash_ctrl_host_ctrl_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 0.flash_ctrl_host_ctrl_arb.86143470 |
Directory | /workspace/0.flash_ctrl_host_ctrl_arb/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_host_dir_rd.3657284872 |
Short name | T391 |
Test name | |
Test status | |
Simulation time | 248434100 ps |
CPU time | 123.68 seconds |
Started | May 02 02:35:16 PM PDT 24 |
Finished | May 02 02:37:23 PM PDT 24 |
Peak memory | 264376 kb |
Host | smart-4db22438-e359-4ac4-b9ba-7367a8a475b1 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3657284872 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_host_dir_rd_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_host_dir_rd.3657284872 |
Directory | /workspace/0.flash_ctrl_host_dir_rd/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_hw_prog_rma_wipe_err.3770752720 |
Short name | T402 |
Test name | |
Test status | |
Simulation time | 10025360400 ps |
CPU time | 66.22 seconds |
Started | May 02 02:35:28 PM PDT 24 |
Finished | May 02 02:36:37 PM PDT 24 |
Peak memory | 299072 kb |
Host | smart-0f0694b1-979b-4fbd-acf1-50dcf9fc64b5 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3770752720 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_hw_prog_rma_wipe_err.3770752720 |
Directory | /workspace/0.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_hw_rma.1088218793 |
Short name | T62 |
Test name | |
Test status | |
Simulation time | 170291286400 ps |
CPU time | 1826.26 seconds |
Started | May 02 02:35:21 PM PDT 24 |
Finished | May 02 03:05:49 PM PDT 24 |
Peak memory | 262660 kb |
Host | smart-8237aed1-db5d-40c9-a06c-acaaf206830d |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1088218793 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -c m_name 0.flash_ctrl_hw_rma.1088218793 |
Directory | /workspace/0.flash_ctrl_hw_rma/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_hw_rma_reset.484713631 |
Short name | T836 |
Test name | |
Test status | |
Simulation time | 40119629300 ps |
CPU time | 766.97 seconds |
Started | May 02 02:35:19 PM PDT 24 |
Finished | May 02 02:48:08 PM PDT 24 |
Peak memory | 262744 kb |
Host | smart-c0c7aad7-3748-4a3d-81fc-d19fac14fc57 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=484713631 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/nu ll -cm_name 0.flash_ctrl_hw_rma_reset.484713631 |
Directory | /workspace/0.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_hw_sec_otp.2339587909 |
Short name | T649 |
Test name | |
Test status | |
Simulation time | 62529831900 ps |
CPU time | 135.22 seconds |
Started | May 02 02:35:16 PM PDT 24 |
Finished | May 02 02:37:34 PM PDT 24 |
Peak memory | 261976 kb |
Host | smart-4cea0e9d-e363-4ffc-ac75-7bb020474a2e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2339587909 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_h w_sec_otp.2339587909 |
Directory | /workspace/0.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_intr_rd.4134899201 |
Short name | T294 |
Test name | |
Test status | |
Simulation time | 3501588200 ps |
CPU time | 165.49 seconds |
Started | May 02 02:35:28 PM PDT 24 |
Finished | May 02 02:38:16 PM PDT 24 |
Peak memory | 294464 kb |
Host | smart-7d8179f5-f860-48db-8aa1-bb756d28fe3d |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4134899201 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flas h_ctrl_intr_rd.4134899201 |
Directory | /workspace/0.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_intr_rd_slow_flash.3931202591 |
Short name | T332 |
Test name | |
Test status | |
Simulation time | 31020644100 ps |
CPU time | 181.18 seconds |
Started | May 02 02:35:31 PM PDT 24 |
Finished | May 02 02:38:34 PM PDT 24 |
Peak memory | 291284 kb |
Host | smart-f0fccfec-400a-4f99-9d8f-f8f2e444a5af |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3931202591 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_intr_rd_slow_flash.3931202591 |
Directory | /workspace/0.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_invalid_op.3590212526 |
Short name | T473 |
Test name | |
Test status | |
Simulation time | 6483956900 ps |
CPU time | 71.97 seconds |
Started | May 02 02:35:21 PM PDT 24 |
Finished | May 02 02:36:35 PM PDT 24 |
Peak memory | 259328 kb |
Host | smart-42a95ea5-d17f-4fe1-872e-f48590241b9d |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3590212526 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_o p_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_invalid_op.3590212526 |
Directory | /workspace/0.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_lcmgr_intg.4286964380 |
Short name | T299 |
Test name | |
Test status | |
Simulation time | 45848200 ps |
CPU time | 13.27 seconds |
Started | May 02 02:35:28 PM PDT 24 |
Finished | May 02 02:35:44 PM PDT 24 |
Peak memory | 264708 kb |
Host | smart-d2e0d5ad-5cab-47fb-8608-e25021888e37 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4286964380 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 0.flash_ctrl_lcmgr_intg.4286964380 |
Directory | /workspace/0.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_mid_op_rst.3550201853 |
Short name | T155 |
Test name | |
Test status | |
Simulation time | 1353762300 ps |
CPU time | 71.27 seconds |
Started | May 02 02:35:22 PM PDT 24 |
Finished | May 02 02:36:35 PM PDT 24 |
Peak memory | 258976 kb |
Host | smart-d18f7802-9d06-414b-938c-dc2fde64e6e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3550201853 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mid_op_rst_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_mid_op_rst.3550201853 |
Directory | /workspace/0.flash_ctrl_mid_op_rst/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_mp_regions.2662426985 |
Short name | T703 |
Test name | |
Test status | |
Simulation time | 9204685100 ps |
CPU time | 185.34 seconds |
Started | May 02 02:35:22 PM PDT 24 |
Finished | May 02 02:38:30 PM PDT 24 |
Peak memory | 272008 kb |
Host | smart-fd93b593-1ba3-4f0c-9bd5-5db0bd6995a9 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2662426985 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 0.flash_ctrl_mp_regions.2662426985 |
Directory | /workspace/0.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_otp_reset.3448374878 |
Short name | T481 |
Test name | |
Test status | |
Simulation time | 52493500 ps |
CPU time | 110.53 seconds |
Started | May 02 02:35:22 PM PDT 24 |
Finished | May 02 02:37:15 PM PDT 24 |
Peak memory | 259404 kb |
Host | smart-b1eb3cca-930a-47fa-81dc-ae08ac348783 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3448374878 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_ot p_reset.3448374878 |
Directory | /workspace/0.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_phy_arb.544937125 |
Short name | T872 |
Test name | |
Test status | |
Simulation time | 2967754400 ps |
CPU time | 422.24 seconds |
Started | May 02 02:35:16 PM PDT 24 |
Finished | May 02 02:42:21 PM PDT 24 |
Peak memory | 261032 kb |
Host | smart-28e4459f-0bea-4b3d-9879-024529f6305b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=544937125 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en _cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_phy_arb.544937125 |
Directory | /workspace/0.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_phy_arb_redun.1694578879 |
Short name | T125 |
Test name | |
Test status | |
Simulation time | 735455900 ps |
CPU time | 20.43 seconds |
Started | May 02 02:35:28 PM PDT 24 |
Finished | May 02 02:35:51 PM PDT 24 |
Peak memory | 264792 kb |
Host | smart-5ca10375-d8ed-4cf6-ba3a-9d4101334cba |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentatio n_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1694578879 -a ssert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_redun_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_ dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_phy_arb_redun.1694578879 |
Directory | /workspace/0.flash_ctrl_phy_arb_redun/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_phy_host_grant_err.629828965 |
Short name | T379 |
Test name | |
Test status | |
Simulation time | 14793900 ps |
CPU time | 13.91 seconds |
Started | May 02 02:35:29 PM PDT 24 |
Finished | May 02 02:35:45 PM PDT 24 |
Peak memory | 261620 kb |
Host | smart-69d1c636-78e7-4400-9824-b51e9fa7ee0f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=50 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentatio n_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=629828965 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_host_grant_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_phy_host_grant_err.629828965 |
Directory | /workspace/0.flash_ctrl_phy_host_grant_err/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_rand_ops.1349066289 |
Short name | T919 |
Test name | |
Test status | |
Simulation time | 119230800 ps |
CPU time | 245.44 seconds |
Started | May 02 02:35:16 PM PDT 24 |
Finished | May 02 02:39:24 PM PDT 24 |
Peak memory | 279888 kb |
Host | smart-06aa5d6a-c934-4938-84ca-e9b5bfd46f38 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1349066289 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_rand_ops.1349066289 |
Directory | /workspace/0.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_rd_intg.4121677050 |
Short name | T621 |
Test name | |
Test status | |
Simulation time | 321456900 ps |
CPU time | 32.41 seconds |
Started | May 02 02:35:31 PM PDT 24 |
Finished | May 02 02:36:05 PM PDT 24 |
Peak memory | 279168 kb |
Host | smart-78a3330b-b008-4fed-b26f-fab7b8d9cd20 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +otf_num_hr=100 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM _LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4121677050 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_ test +UVM_TEST_SEQ=flash_ctrl_rd_path_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 0.flash_ctrl_rd_intg.4121677050 |
Directory | /workspace/0.flash_ctrl_rd_intg/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_rd_ooo.4278141733 |
Short name | T288 |
Test name | |
Test status | |
Simulation time | 67436400 ps |
CPU time | 43.62 seconds |
Started | May 02 02:35:28 PM PDT 24 |
Finished | May 02 02:36:14 PM PDT 24 |
Peak memory | 272148 kb |
Host | smart-82229aec-97c8-4682-9f82-16836a179353 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=10 +otf_num_hr=100 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4278141733 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rd_ooo_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm _name 0.flash_ctrl_rd_ooo.4278141733 |
Directory | /workspace/0.flash_ctrl_rd_ooo/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_re_evict.3521196269 |
Short name | T941 |
Test name | |
Test status | |
Simulation time | 60895900 ps |
CPU time | 34.19 seconds |
Started | May 02 02:35:29 PM PDT 24 |
Finished | May 02 02:36:06 PM PDT 24 |
Peak memory | 269148 kb |
Host | smart-caaa4094-5371-4958-a48c-144a38a65747 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3521196269 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.fla sh_ctrl_re_evict.3521196269 |
Directory | /workspace/0.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_read_word_sweep.2763490736 |
Short name | T801 |
Test name | |
Test status | |
Simulation time | 25903400 ps |
CPU time | 13.91 seconds |
Started | May 02 02:35:22 PM PDT 24 |
Finished | May 02 02:35:38 PM PDT 24 |
Peak memory | 257604 kb |
Host | smart-56a6d15f-e8ee-4513-a3e0-4422602d651b |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_t op/hw/dv/tools/sim.tcl +ntb_random_seed=2763490736 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_ vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_read_word_sweep .2763490736 |
Directory | /workspace/0.flash_ctrl_read_word_sweep/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_read_word_sweep_derr.225589560 |
Short name | T419 |
Test name | |
Test status | |
Simulation time | 19253100 ps |
CPU time | 22.6 seconds |
Started | May 02 02:35:27 PM PDT 24 |
Finished | May 02 02:35:52 PM PDT 24 |
Peak memory | 264704 kb |
Host | smart-ee9486eb-0b6e-44f5-b2f0-675e291051dd |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=225589560 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.v db -cm_log /dev/null -cm_name 0.flash_ctrl_read_word_sweep_derr.225589560 |
Directory | /workspace/0.flash_ctrl_read_word_sweep_derr/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_read_word_sweep_serr.439918803 |
Short name | T691 |
Test name | |
Test status | |
Simulation time | 41350400 ps |
CPU time | 21.61 seconds |
Started | May 02 02:35:20 PM PDT 24 |
Finished | May 02 02:35:43 PM PDT 24 |
Peak memory | 264724 kb |
Host | smart-8d8aea01-e92e-46db-ab61-ea8bc62df41b |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli - do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=439918803 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flas h_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.fla sh_ctrl_read_word_sweep_serr.439918803 |
Directory | /workspace/0.flash_ctrl_read_word_sweep_serr/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_ro.3202245880 |
Short name | T723 |
Test name | |
Test status | |
Simulation time | 1172507600 ps |
CPU time | 119.84 seconds |
Started | May 02 02:35:25 PM PDT 24 |
Finished | May 02 02:37:26 PM PDT 24 |
Peak memory | 281092 kb |
Host | smart-b257f97e-c32a-4aa3-8d40-8406308e902c |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3202245880 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 0.flash_ctrl_ro.3202245880 |
Directory | /workspace/0.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_ro_derr.3559777241 |
Short name | T214 |
Test name | |
Test status | |
Simulation time | 4233069100 ps |
CPU time | 149.1 seconds |
Started | May 02 02:35:28 PM PDT 24 |
Finished | May 02 02:37:59 PM PDT 24 |
Peak memory | 282512 kb |
Host | smart-2c48154d-648d-4634-b627-7de2aa0a77d8 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_i nstrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed= 3559777241 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_ro_derr.3559777241 |
Directory | /workspace/0.flash_ctrl_ro_derr/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_ro_serr.3719047274 |
Short name | T456 |
Test name | |
Test status | |
Simulation time | 13587853700 ps |
CPU time | 137.34 seconds |
Started | May 02 02:35:27 PM PDT 24 |
Finished | May 02 02:37:47 PM PDT 24 |
Peak memory | 281040 kb |
Host | smart-3ed74ae3-ef4e-41e3-9cf4-38cea85bee5e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RE LNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3719047274 -assert nopostproc +UVM_ TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.v db -cm_log /dev/null -cm_name 0.flash_ctrl_ro_serr.3719047274 |
Directory | /workspace/0.flash_ctrl_ro_serr/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_rw.4248060315 |
Short name | T185 |
Test name | |
Test status | |
Simulation time | 27681397400 ps |
CPU time | 554.59 seconds |
Started | May 02 02:35:23 PM PDT 24 |
Finished | May 02 02:44:40 PM PDT 24 |
Peak memory | 313356 kb |
Host | smart-31e9d30f-cca8-4aae-b6d2-4acb0a43a2ba |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4248060315 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 0.flash_ctrl_rw.4248060315 |
Directory | /workspace/0.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_smoke.1766302019 |
Short name | T914 |
Test name | |
Test status | |
Simulation time | 46842200 ps |
CPU time | 50.5 seconds |
Started | May 02 02:35:18 PM PDT 24 |
Finished | May 02 02:36:11 PM PDT 24 |
Peak memory | 269796 kb |
Host | smart-e1ddd9e1-20cb-4085-aab8-76af41805266 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1766302019 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_smoke.1766302019 |
Directory | /workspace/0.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_smoke_hw.1581822206 |
Short name | T838 |
Test name | |
Test status | |
Simulation time | 15579400 ps |
CPU time | 25.41 seconds |
Started | May 02 02:35:36 PM PDT 24 |
Finished | May 02 02:36:03 PM PDT 24 |
Peak memory | 258368 kb |
Host | smart-c481d174-6a84-4d83-8572-cff2e537af4c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1581822206 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_hw_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_smoke_hw.1581822206 |
Directory | /workspace/0.flash_ctrl_smoke_hw/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_stress_all.2644531585 |
Short name | T845 |
Test name | |
Test status | |
Simulation time | 194168400 ps |
CPU time | 415.36 seconds |
Started | May 02 02:35:29 PM PDT 24 |
Finished | May 02 02:42:27 PM PDT 24 |
Peak memory | 277416 kb |
Host | smart-f1cdb836-bb21-4f1f-a4de-f122e1d4f6d2 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2644531585 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_s tress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_stres s_all.2644531585 |
Directory | /workspace/0.flash_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_sw_op.3123172070 |
Short name | T892 |
Test name | |
Test status | |
Simulation time | 126613700 ps |
CPU time | 23.74 seconds |
Started | May 02 02:35:15 PM PDT 24 |
Finished | May 02 02:35:41 PM PDT 24 |
Peak memory | 258328 kb |
Host | smart-fcaf4252-da77-401f-892b-5a6734b43ac0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3123172070 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_sw_op_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_sw_op.3123172070 |
Directory | /workspace/0.flash_ctrl_sw_op/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_wo.4155883545 |
Short name | T139 |
Test name | |
Test status | |
Simulation time | 30358453600 ps |
CPU time | 185.17 seconds |
Started | May 02 02:35:26 PM PDT 24 |
Finished | May 02 02:38:33 PM PDT 24 |
Peak memory | 258996 kb |
Host | smart-de1df749-dc72-41f1-9513-05d04ab1184f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4155883545 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 0.flash_ctrl_wo.4155883545 |
Directory | /workspace/0.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/0.flash_ctrl_wr_intg.945804233 |
Short name | T21 |
Test name | |
Test status | |
Simulation time | 165441400 ps |
CPU time | 14.74 seconds |
Started | May 02 02:35:27 PM PDT 24 |
Finished | May 02 02:35:44 PM PDT 24 |
Peak memory | 259404 kb |
Host | smart-edfa089b-b2df-49f8-96c5-ba9395b64866 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=10 +otf_num_hr=0 +ecc_mode=1 +en_always_prog=1 +otf_rd_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_ RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=945804233 -assert nopostproc +UVM _TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_wr_path_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag e/default.vdb -cm_log /dev/null -cm_name 0.flash_ctrl_wr_intg.945804233 |
Directory | /workspace/0.flash_ctrl_wr_intg/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_alert_test.549895306 |
Short name | T491 |
Test name | |
Test status | |
Simulation time | 24632300 ps |
CPU time | 13.45 seconds |
Started | May 02 02:35:53 PM PDT 24 |
Finished | May 02 02:36:08 PM PDT 24 |
Peak memory | 264548 kb |
Host | smart-dbbe5f12-743f-41de-b7fc-640a0b3ce3f4 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=549895306 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_alert_test.549895306 |
Directory | /workspace/1.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_config_regwen.2829378909 |
Short name | T261 |
Test name | |
Test status | |
Simulation time | 22748800 ps |
CPU time | 13.95 seconds |
Started | May 02 02:36:26 PM PDT 24 |
Finished | May 02 02:36:42 PM PDT 24 |
Peak memory | 261124 kb |
Host | smart-a302b01f-a2f1-4a30-bcfb-9f6f1afba540 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -u cli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2829378909 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SE Q=flash_ctrl_config_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1 .flash_ctrl_config_regwen.2829378909 |
Directory | /workspace/1.flash_ctrl_config_regwen/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_connect.2715255976 |
Short name | T383 |
Test name | |
Test status | |
Simulation time | 37158300 ps |
CPU time | 13.35 seconds |
Started | May 02 02:35:58 PM PDT 24 |
Finished | May 02 02:36:13 PM PDT 24 |
Peak memory | 275308 kb |
Host | smart-0729061b-b6e6-4223-8267-0ef86c9a07ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2715255976 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_connect.2715255976 |
Directory | /workspace/1.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_error_mp.773656674 |
Short name | T6 |
Test name | |
Test status | |
Simulation time | 14892394300 ps |
CPU time | 2763.66 seconds |
Started | May 02 02:35:38 PM PDT 24 |
Finished | May 02 03:21:44 PM PDT 24 |
Peak memory | 263896 kb |
Host | smart-990a15f4-bab2-4527-a4a4-8da14b3b2527 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=773656674 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_erro r_mp.773656674 |
Directory | /workspace/1.flash_ctrl_error_mp/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_error_prog_type.244228310 |
Short name | T583 |
Test name | |
Test status | |
Simulation time | 1266495600 ps |
CPU time | 2768.91 seconds |
Started | May 02 02:35:36 PM PDT 24 |
Finished | May 02 03:21:47 PM PDT 24 |
Peak memory | 264096 kb |
Host | smart-60e32c65-26f4-4cfb-b9b4-058b90d403df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=244228310 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_type_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_error_prog_type.244228310 |
Directory | /workspace/1.flash_ctrl_error_prog_type/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_error_prog_win.1654574118 |
Short name | T303 |
Test name | |
Test status | |
Simulation time | 344342700 ps |
CPU time | 858.4 seconds |
Started | May 02 02:35:37 PM PDT 24 |
Finished | May 02 02:49:57 PM PDT 24 |
Peak memory | 272676 kb |
Host | smart-2551d45e-b4c3-4f59-80be-bc01b18dc31d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1654574118 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_error_prog_win.1654574118 |
Directory | /workspace/1.flash_ctrl_error_prog_win/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_fetch_code.1517023089 |
Short name | T685 |
Test name | |
Test status | |
Simulation time | 1114773000 ps |
CPU time | 29.18 seconds |
Started | May 02 02:35:34 PM PDT 24 |
Finished | May 02 02:36:05 PM PDT 24 |
Peak memory | 264476 kb |
Host | smart-dbf8c796-eece-4b8c-ac5b-a3d5eba04bf0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1517023089 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_fetch_code.1517023089 |
Directory | /workspace/1.flash_ctrl_fetch_code/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_fs_sup.1436941809 |
Short name | T599 |
Test name | |
Test status | |
Simulation time | 291342600 ps |
CPU time | 35.75 seconds |
Started | May 02 02:35:58 PM PDT 24 |
Finished | May 02 02:36:35 PM PDT 24 |
Peak memory | 272860 kb |
Host | smart-77bd60b8-c519-44fd-9ff0-fc801b99c699 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +en_all_info_acc=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=U VM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1436941809 -assert nopostproc +UVM_TESTNAME=flash_ctrl_bas e_test +UVM_TEST_SEQ=flash_ctrl_filesystem_support_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_ log /dev/null -cm_name 1.flash_ctrl_fs_sup.1436941809 |
Directory | /workspace/1.flash_ctrl_fs_sup/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_full_mem_access.1115224120 |
Short name | T149 |
Test name | |
Test status | |
Simulation time | 79830772300 ps |
CPU time | 2498.15 seconds |
Started | May 02 02:35:36 PM PDT 24 |
Finished | May 02 03:17:16 PM PDT 24 |
Peak memory | 264312 kb |
Host | smart-2abce7aa-1e3d-49d1-af33-7ad9ed080b46 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=500_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1115224120 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_full_mem_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_c trl_full_mem_access.1115224120 |
Directory | /workspace/1.flash_ctrl_full_mem_access/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_host_ctrl_arb.4264130466 |
Short name | T500 |
Test name | |
Test status | |
Simulation time | 498924626400 ps |
CPU time | 2058.13 seconds |
Started | May 02 02:35:36 PM PDT 24 |
Finished | May 02 03:09:57 PM PDT 24 |
Peak memory | 264568 kb |
Host | smart-6e5d44ea-29cc-4d93-88b9-ac03159f70d4 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licque ue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4264130466 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TE ST_SEQ=flash_ctrl_host_ctrl_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_n ame 1.flash_ctrl_host_ctrl_arb.4264130466 |
Directory | /workspace/1.flash_ctrl_host_ctrl_arb/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_host_dir_rd.1764830250 |
Short name | T897 |
Test name | |
Test status | |
Simulation time | 65521000 ps |
CPU time | 58.35 seconds |
Started | May 02 02:35:35 PM PDT 24 |
Finished | May 02 02:36:35 PM PDT 24 |
Peak memory | 264348 kb |
Host | smart-91b23d0d-aa4e-4203-a10e-4be2cb286890 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1764830250 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_host_dir_rd_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_host_dir_rd.1764830250 |
Directory | /workspace/1.flash_ctrl_host_dir_rd/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_hw_prog_rma_wipe_err.803555047 |
Short name | T161 |
Test name | |
Test status | |
Simulation time | 10012015300 ps |
CPU time | 311.72 seconds |
Started | May 02 02:35:53 PM PDT 24 |
Finished | May 02 02:41:06 PM PDT 24 |
Peak memory | 319932 kb |
Host | smart-adbee1fb-2844-444a-83cc-1bd2741b9e41 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=803555047 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_hw_prog_rma_wipe_err.803555047 |
Directory | /workspace/1.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_hw_read_seed_err.1452821896 |
Short name | T900 |
Test name | |
Test status | |
Simulation time | 16969200 ps |
CPU time | 13.34 seconds |
Started | May 02 02:35:54 PM PDT 24 |
Finished | May 02 02:36:09 PM PDT 24 |
Peak memory | 264560 kb |
Host | smart-9ffc5942-42e5-4002-9770-dddacc09f9a3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1452821896 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_hw_read_seed_err.1452821896 |
Directory | /workspace/1.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_hw_rma.3348706068 |
Short name | T660 |
Test name | |
Test status | |
Simulation time | 334103560600 ps |
CPU time | 2163.89 seconds |
Started | May 02 02:35:42 PM PDT 24 |
Finished | May 02 03:11:47 PM PDT 24 |
Peak memory | 263340 kb |
Host | smart-5a9cfbba-23ee-43c9-a745-a2f6c158f727 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3348706068 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -c m_name 1.flash_ctrl_hw_rma.3348706068 |
Directory | /workspace/1.flash_ctrl_hw_rma/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_hw_rma_reset.2831648573 |
Short name | T851 |
Test name | |
Test status | |
Simulation time | 40126739200 ps |
CPU time | 824.87 seconds |
Started | May 02 02:35:35 PM PDT 24 |
Finished | May 02 02:49:22 PM PDT 24 |
Peak memory | 262732 kb |
Host | smart-ffb50b7c-250e-44a4-99d3-f78a8b5c4b8b |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2831648573 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n ull -cm_name 1.flash_ctrl_hw_rma_reset.2831648573 |
Directory | /workspace/1.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_hw_sec_otp.4291744529 |
Short name | T739 |
Test name | |
Test status | |
Simulation time | 6026493800 ps |
CPU time | 60.35 seconds |
Started | May 02 02:35:35 PM PDT 24 |
Finished | May 02 02:36:37 PM PDT 24 |
Peak memory | 262004 kb |
Host | smart-29e0d9fe-8777-4bca-b427-00d14755d22b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4291744529 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_h w_sec_otp.4291744529 |
Directory | /workspace/1.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_intr_rd_slow_flash.3705976477 |
Short name | T794 |
Test name | |
Test status | |
Simulation time | 36423956400 ps |
CPU time | 234.75 seconds |
Started | May 02 02:35:44 PM PDT 24 |
Finished | May 02 02:39:41 PM PDT 24 |
Peak memory | 284236 kb |
Host | smart-bec3b987-bd07-4994-b389-bdc9a15dd3ad |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3705976477 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_intr_rd_slow_flash.3705976477 |
Directory | /workspace/1.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_invalid_op.2451255950 |
Short name | T340 |
Test name | |
Test status | |
Simulation time | 8698193000 ps |
CPU time | 64.01 seconds |
Started | May 02 02:35:36 PM PDT 24 |
Finished | May 02 02:36:42 PM PDT 24 |
Peak memory | 260036 kb |
Host | smart-b4541ed3-ed02-440f-bc00-34e557e47292 |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2451255950 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_o p_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_invalid_op.2451255950 |
Directory | /workspace/1.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_lcmgr_intg.4233098648 |
Short name | T88 |
Test name | |
Test status | |
Simulation time | 53802600 ps |
CPU time | 13.52 seconds |
Started | May 02 02:35:54 PM PDT 24 |
Finished | May 02 02:36:09 PM PDT 24 |
Peak memory | 264672 kb |
Host | smart-ee8c57c7-8f61-46ba-8e8b-4838d75c4843 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4233098648 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 1.flash_ctrl_lcmgr_intg.4233098648 |
Directory | /workspace/1.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_mp_regions.806617071 |
Short name | T135 |
Test name | |
Test status | |
Simulation time | 15337840800 ps |
CPU time | 367.03 seconds |
Started | May 02 02:35:37 PM PDT 24 |
Finished | May 02 02:41:46 PM PDT 24 |
Peak memory | 272848 kb |
Host | smart-949ffff1-b5f0-407d-a3b9-a0d7117f7bf9 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=806617071 -assert nopostproc +UVM_TESTNAME=flash_ct rl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_lo g /dev/null -cm_name 1.flash_ctrl_mp_regions.806617071 |
Directory | /workspace/1.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_otp_reset.3805873957 |
Short name | T843 |
Test name | |
Test status | |
Simulation time | 59567800 ps |
CPU time | 134.46 seconds |
Started | May 02 02:35:38 PM PDT 24 |
Finished | May 02 02:37:54 PM PDT 24 |
Peak memory | 259296 kb |
Host | smart-889847dc-1d21-4dba-8a79-554a6e02631d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3805873957 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_ot p_reset.3805873957 |
Directory | /workspace/1.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_phy_ack_consistency.2944839851 |
Short name | T118 |
Test name | |
Test status | |
Simulation time | 24648100 ps |
CPU time | 13.78 seconds |
Started | May 02 02:35:54 PM PDT 24 |
Finished | May 02 02:36:09 PM PDT 24 |
Peak memory | 276428 kb |
Host | smart-1b131811-6a2a-4ee1-baa2-e26c5479300c |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +bank0_pct=8 +otf_rd_pct=4 +en_always_all=1 +bypass_alert_ready_to_end_ check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +nt b_random_seed=2944839851 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_ack_consistency_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_phy_ack_consistency.2944839851 |
Directory | /workspace/1.flash_ctrl_phy_ack_consistency/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_phy_arb.3321341384 |
Short name | T804 |
Test name | |
Test status | |
Simulation time | 78321200 ps |
CPU time | 138.05 seconds |
Started | May 02 02:35:39 PM PDT 24 |
Finished | May 02 02:37:59 PM PDT 24 |
Peak memory | 260756 kb |
Host | smart-e15318bc-b05b-4318-ab10-527ae8656ce0 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3321341384 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_phy_arb.3321341384 |
Directory | /workspace/1.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_phy_host_grant_err.2073357734 |
Short name | T713 |
Test name | |
Test status | |
Simulation time | 17836100 ps |
CPU time | 13.99 seconds |
Started | May 02 02:35:55 PM PDT 24 |
Finished | May 02 02:36:11 PM PDT 24 |
Peak memory | 261736 kb |
Host | smart-fea509c9-4426-473a-928e-7c0ef18332b8 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=50 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentatio n_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2073357734 -a ssert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_host_grant_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_phy_host_grant_err.2073357734 |
Directory | /workspace/1.flash_ctrl_phy_host_grant_err/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_rand_ops.4190485878 |
Short name | T711 |
Test name | |
Test status | |
Simulation time | 1463802200 ps |
CPU time | 516.02 seconds |
Started | May 02 02:35:34 PM PDT 24 |
Finished | May 02 02:44:12 PM PDT 24 |
Peak memory | 281808 kb |
Host | smart-5e7c4381-4cbd-455c-a6ca-8ecdaa1370d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4190485878 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_rand_ops.4190485878 |
Directory | /workspace/1.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_rd_buff_evict.2054945194 |
Short name | T762 |
Test name | |
Test status | |
Simulation time | 2893585900 ps |
CPU time | 126.89 seconds |
Started | May 02 02:35:35 PM PDT 24 |
Finished | May 02 02:37:43 PM PDT 24 |
Peak memory | 264388 kb |
Host | smart-43a51447-cfb4-464b-81d5-2d1ebb4b9221 |
User | root |
Command | /workspace/default/simv +en_cov=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=2054945194 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rd_buff_evict_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_rd_buff_evict.2054945194 |
Directory | /workspace/1.flash_ctrl_rd_buff_evict/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_re_evict.1653830057 |
Short name | T388 |
Test name | |
Test status | |
Simulation time | 130440400 ps |
CPU time | 37.72 seconds |
Started | May 02 02:35:54 PM PDT 24 |
Finished | May 02 02:36:34 PM PDT 24 |
Peak memory | 266812 kb |
Host | smart-479038d2-7f04-46b5-ae6f-25c8ae3adb34 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1653830057 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.fla sh_ctrl_re_evict.1653830057 |
Directory | /workspace/1.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_read_word_sweep_derr.3487735163 |
Short name | T820 |
Test name | |
Test status | |
Simulation time | 29193400 ps |
CPU time | 20.76 seconds |
Started | May 02 02:35:45 PM PDT 24 |
Finished | May 02 02:36:07 PM PDT 24 |
Peak memory | 264720 kb |
Host | smart-33e7a7a7-2183-4634-969a-2ff709699939 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3487735163 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 1.flash_ctrl_read_word_sweep_derr.3487735163 |
Directory | /workspace/1.flash_ctrl_read_word_sweep_derr/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_read_word_sweep_serr.3992757507 |
Short name | T572 |
Test name | |
Test status | |
Simulation time | 25743800 ps |
CPU time | 21.56 seconds |
Started | May 02 02:35:43 PM PDT 24 |
Finished | May 02 02:36:06 PM PDT 24 |
Peak memory | 264372 kb |
Host | smart-4b420478-a90c-45c4-b6b3-dd439fe2ebc7 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli - do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3992757507 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fla sh_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.fl ash_ctrl_read_word_sweep_serr.3992757507 |
Directory | /workspace/1.flash_ctrl_read_word_sweep_serr/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_rma_err.439423440 |
Short name | T96 |
Test name | |
Test status | |
Simulation time | 281126499600 ps |
CPU time | 1100.12 seconds |
Started | May 02 02:35:54 PM PDT 24 |
Finished | May 02 02:54:16 PM PDT 24 |
Peak memory | 258652 kb |
Host | smart-14552124-95d6-43a8-9396-56a952be45c2 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +flash_erase_latency=50 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNO TES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=439423440 -assert nopostproc +UVM_TEST NAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/defau lt.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_rma_err.439423440 |
Directory | /workspace/1.flash_ctrl_rma_err/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_ro.923104919 |
Short name | T937 |
Test name | |
Test status | |
Simulation time | 4658329800 ps |
CPU time | 124.13 seconds |
Started | May 02 02:35:36 PM PDT 24 |
Finished | May 02 02:37:42 PM PDT 24 |
Peak memory | 288880 kb |
Host | smart-89b79a6a-6c89-4fe8-a73c-37495d1a74e6 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=923104919 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /d ev/null -cm_name 1.flash_ctrl_ro.923104919 |
Directory | /workspace/1.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_ro_derr.4178003623 |
Short name | T44 |
Test name | |
Test status | |
Simulation time | 11460810800 ps |
CPU time | 139.5 seconds |
Started | May 02 02:35:46 PM PDT 24 |
Finished | May 02 02:38:07 PM PDT 24 |
Peak memory | 281264 kb |
Host | smart-339f64ed-2f85-4942-86d7-3e24302dc860 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_i nstrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed= 4178003623 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_ro_derr.4178003623 |
Directory | /workspace/1.flash_ctrl_ro_derr/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_ro_serr.1177545243 |
Short name | T898 |
Test name | |
Test status | |
Simulation time | 1841310300 ps |
CPU time | 133.83 seconds |
Started | May 02 02:35:41 PM PDT 24 |
Finished | May 02 02:37:56 PM PDT 24 |
Peak memory | 295432 kb |
Host | smart-9919439c-e992-4fd8-a230-b935284f8731 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RE LNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1177545243 -assert nopostproc +UVM_ TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.v db -cm_log /dev/null -cm_name 1.flash_ctrl_ro_serr.1177545243 |
Directory | /workspace/1.flash_ctrl_ro_serr/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_rw.2453860922 |
Short name | T653 |
Test name | |
Test status | |
Simulation time | 18211258000 ps |
CPU time | 594.51 seconds |
Started | May 02 02:35:35 PM PDT 24 |
Finished | May 02 02:45:31 PM PDT 24 |
Peak memory | 313924 kb |
Host | smart-35890e08-02a5-4142-a156-79d1b07caa43 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2453860922 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 1.flash_ctrl_rw.2453860922 |
Directory | /workspace/1.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_sec_info_access.1839872452 |
Short name | T577 |
Test name | |
Test status | |
Simulation time | 712108700 ps |
CPU time | 53.32 seconds |
Started | May 02 02:35:55 PM PDT 24 |
Finished | May 02 02:36:50 PM PDT 24 |
Peak memory | 262856 kb |
Host | smart-22607302-4799-40cb-a9a5-9c2f68bef7a7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1839872452 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_sec_info_access.1839872452 |
Directory | /workspace/1.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_smoke.1971766088 |
Short name | T565 |
Test name | |
Test status | |
Simulation time | 37838400 ps |
CPU time | 121.43 seconds |
Started | May 02 02:35:29 PM PDT 24 |
Finished | May 02 02:37:33 PM PDT 24 |
Peak memory | 275016 kb |
Host | smart-84d2a304-a721-45ee-9820-b511f7150326 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1971766088 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_smoke.1971766088 |
Directory | /workspace/1.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_smoke_hw.2714703680 |
Short name | T452 |
Test name | |
Test status | |
Simulation time | 17867200 ps |
CPU time | 23.65 seconds |
Started | May 02 02:35:32 PM PDT 24 |
Finished | May 02 02:35:58 PM PDT 24 |
Peak memory | 258312 kb |
Host | smart-ce08d3e6-9847-423c-9990-74955633cb9c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2714703680 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_hw_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_smoke_hw.2714703680 |
Directory | /workspace/1.flash_ctrl_smoke_hw/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_stress_all.2860735080 |
Short name | T562 |
Test name | |
Test status | |
Simulation time | 313000800 ps |
CPU time | 1267.73 seconds |
Started | May 02 02:35:54 PM PDT 24 |
Finished | May 02 02:57:04 PM PDT 24 |
Peak memory | 287240 kb |
Host | smart-86ee18e8-da6e-4bf9-a62d-69842237bcaf |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2860735080 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_s tress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_stres s_all.2860735080 |
Directory | /workspace/1.flash_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_sw_op.1654331069 |
Short name | T420 |
Test name | |
Test status | |
Simulation time | 30221300 ps |
CPU time | 23.82 seconds |
Started | May 02 02:35:43 PM PDT 24 |
Finished | May 02 02:36:09 PM PDT 24 |
Peak memory | 260772 kb |
Host | smart-2a24a630-742a-4285-96f3-984d78f98998 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1654331069 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_sw_op_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 1.flash_ctrl_sw_op.1654331069 |
Directory | /workspace/1.flash_ctrl_sw_op/latest |
Test location | /workspace/coverage/default/1.flash_ctrl_wo.140579092 |
Short name | T813 |
Test name | |
Test status | |
Simulation time | 8725872300 ps |
CPU time | 172.95 seconds |
Started | May 02 02:35:44 PM PDT 24 |
Finished | May 02 02:38:38 PM PDT 24 |
Peak memory | 260192 kb |
Host | smart-943aff4b-6ac8-4790-9f04-471e6c6fe5d9 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=140579092 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 1.flash_ctrl_wo.140579092 |
Directory | /workspace/1.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_alert_test.1442757136 |
Short name | T467 |
Test name | |
Test status | |
Simulation time | 336529200 ps |
CPU time | 13.88 seconds |
Started | May 02 02:38:52 PM PDT 24 |
Finished | May 02 02:39:09 PM PDT 24 |
Peak memory | 257628 kb |
Host | smart-b8fb127a-0e05-476d-82d2-2ed68a913255 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1442757136 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_alert_test. 1442757136 |
Directory | /workspace/10.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_connect.3654989293 |
Short name | T437 |
Test name | |
Test status | |
Simulation time | 17058300 ps |
CPU time | 15.81 seconds |
Started | May 02 02:38:45 PM PDT 24 |
Finished | May 02 02:39:02 PM PDT 24 |
Peak memory | 275548 kb |
Host | smart-6c76288a-ed91-4589-b4c7-e8a9b8d1c280 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3654989293 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_connect.3654989293 |
Directory | /workspace/10.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_disable.1589170394 |
Short name | T918 |
Test name | |
Test status | |
Simulation time | 9933200 ps |
CPU time | 21.87 seconds |
Started | May 02 02:38:44 PM PDT 24 |
Finished | May 02 02:39:07 PM PDT 24 |
Peak memory | 280236 kb |
Host | smart-e3b09f5e-9a7d-44e9-88fa-30ed91ab9f1c |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1589170394 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_disable.1589170394 |
Directory | /workspace/10.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_hw_read_seed_err.2827183821 |
Short name | T244 |
Test name | |
Test status | |
Simulation time | 26086000 ps |
CPU time | 13.82 seconds |
Started | May 02 02:38:52 PM PDT 24 |
Finished | May 02 02:39:09 PM PDT 24 |
Peak memory | 257948 kb |
Host | smart-d96ec51f-c17d-4d66-8c92-390db66e51cb |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2827183821 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_hw_read_seed_err.2827183821 |
Directory | /workspace/10.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_hw_rma_reset.1184406904 |
Short name | T840 |
Test name | |
Test status | |
Simulation time | 80144247500 ps |
CPU time | 844.18 seconds |
Started | May 02 02:38:37 PM PDT 24 |
Finished | May 02 02:52:43 PM PDT 24 |
Peak memory | 262584 kb |
Host | smart-4fb70888-0e31-46f1-922a-975e21eb663b |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1184406904 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n ull -cm_name 10.flash_ctrl_hw_rma_reset.1184406904 |
Directory | /workspace/10.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_hw_sec_otp.4099892776 |
Short name | T247 |
Test name | |
Test status | |
Simulation time | 5035979300 ps |
CPU time | 211.36 seconds |
Started | May 02 02:38:37 PM PDT 24 |
Finished | May 02 02:42:10 PM PDT 24 |
Peak memory | 262020 kb |
Host | smart-fb435cda-25f0-4f0f-aa02-cfc849f80cad |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4099892776 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_ hw_sec_otp.4099892776 |
Directory | /workspace/10.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_intr_rd_slow_flash.1657920270 |
Short name | T580 |
Test name | |
Test status | |
Simulation time | 103078668400 ps |
CPU time | 250.25 seconds |
Started | May 02 02:38:45 PM PDT 24 |
Finished | May 02 02:42:57 PM PDT 24 |
Peak memory | 293388 kb |
Host | smart-c8336032-eb36-4c0d-b373-8e9ece91c3f8 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1657920270 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_intr_rd_slow_flash.1657920270 |
Directory | /workspace/10.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_lcmgr_intg.353903623 |
Short name | T532 |
Test name | |
Test status | |
Simulation time | 46209900 ps |
CPU time | 13.75 seconds |
Started | May 02 02:38:54 PM PDT 24 |
Finished | May 02 02:39:10 PM PDT 24 |
Peak memory | 259176 kb |
Host | smart-7685c3c5-effc-4b80-91e9-4bc737e95252 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=353903623 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.v db -cm_log /dev/null -cm_name 10.flash_ctrl_lcmgr_intg.353903623 |
Directory | /workspace/10.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_mp_regions.2705933401 |
Short name | T145 |
Test name | |
Test status | |
Simulation time | 9902637700 ps |
CPU time | 344.57 seconds |
Started | May 02 02:38:37 PM PDT 24 |
Finished | May 02 02:44:23 PM PDT 24 |
Peak memory | 273024 kb |
Host | smart-c2d5fa2e-ea93-401d-806e-2295ebf98ee8 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2705933401 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 10.flash_ctrl_mp_regions.2705933401 |
Directory | /workspace/10.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_otp_reset.4213540624 |
Short name | T609 |
Test name | |
Test status | |
Simulation time | 71270300 ps |
CPU time | 127.64 seconds |
Started | May 02 02:38:36 PM PDT 24 |
Finished | May 02 02:40:44 PM PDT 24 |
Peak memory | 259200 kb |
Host | smart-0eeda74b-58ff-41c0-9604-42e994e6de70 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4213540624 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_o tp_reset.4213540624 |
Directory | /workspace/10.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_phy_arb.265583264 |
Short name | T477 |
Test name | |
Test status | |
Simulation time | 6287848800 ps |
CPU time | 250.12 seconds |
Started | May 02 02:38:37 PM PDT 24 |
Finished | May 02 02:42:48 PM PDT 24 |
Peak memory | 264428 kb |
Host | smart-f06baae5-70f9-4642-ac91-efdc2b3bfc06 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=265583264 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en _cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_phy_arb.265583264 |
Directory | /workspace/10.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_rand_ops.1031002199 |
Short name | T418 |
Test name | |
Test status | |
Simulation time | 177524500 ps |
CPU time | 103.38 seconds |
Started | May 02 02:38:38 PM PDT 24 |
Finished | May 02 02:40:23 PM PDT 24 |
Peak memory | 278308 kb |
Host | smart-8b5112bf-b12f-436b-852a-7c71c39c3573 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1031002199 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_rand_ops.1031002199 |
Directory | /workspace/10.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_smoke.2479580646 |
Short name | T397 |
Test name | |
Test status | |
Simulation time | 19277600 ps |
CPU time | 51.44 seconds |
Started | May 02 02:38:42 PM PDT 24 |
Finished | May 02 02:39:35 PM PDT 24 |
Peak memory | 269916 kb |
Host | smart-af0a623f-3346-4bab-a3c6-f5ad8d9266ca |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2479580646 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 10.flash_ctrl_smoke.2479580646 |
Directory | /workspace/10.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/10.flash_ctrl_wo.1862854521 |
Short name | T697 |
Test name | |
Test status | |
Simulation time | 6193508600 ps |
CPU time | 244.6 seconds |
Started | May 02 02:38:44 PM PDT 24 |
Finished | May 02 02:42:50 PM PDT 24 |
Peak memory | 258580 kb |
Host | smart-d05f5a11-7970-4fad-bb9c-90544cc6495b |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1862854521 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 10.flash_ctrl_wo.1862854521 |
Directory | /workspace/10.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_alert_test.2895284347 |
Short name | T618 |
Test name | |
Test status | |
Simulation time | 27939100 ps |
CPU time | 13.42 seconds |
Started | May 02 02:39:07 PM PDT 24 |
Finished | May 02 02:39:21 PM PDT 24 |
Peak memory | 257620 kb |
Host | smart-946cf306-f90f-4e99-82ea-f6c27aeabf9a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2895284347 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_alert_test. 2895284347 |
Directory | /workspace/11.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_connect.944602075 |
Short name | T754 |
Test name | |
Test status | |
Simulation time | 33131600 ps |
CPU time | 13.26 seconds |
Started | May 02 02:38:59 PM PDT 24 |
Finished | May 02 02:39:13 PM PDT 24 |
Peak memory | 274708 kb |
Host | smart-f115a7c3-bab4-4bed-9ec9-b01359607bc6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=944602075 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_connect.944602075 |
Directory | /workspace/11.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_hw_rma_reset.4099196297 |
Short name | T740 |
Test name | |
Test status | |
Simulation time | 50132212700 ps |
CPU time | 857.44 seconds |
Started | May 02 02:38:51 PM PDT 24 |
Finished | May 02 02:53:11 PM PDT 24 |
Peak memory | 263760 kb |
Host | smart-61231974-4af9-4ec6-aa53-29d0a960e37a |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4099196297 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n ull -cm_name 11.flash_ctrl_hw_rma_reset.4099196297 |
Directory | /workspace/11.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_hw_sec_otp.3068552868 |
Short name | T782 |
Test name | |
Test status | |
Simulation time | 3748508300 ps |
CPU time | 139.64 seconds |
Started | May 02 02:39:23 PM PDT 24 |
Finished | May 02 02:41:44 PM PDT 24 |
Peak memory | 261920 kb |
Host | smart-7e3903e0-ba6d-48ed-b0b4-aa5961f2c236 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3068552868 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_ hw_sec_otp.3068552868 |
Directory | /workspace/11.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_intr_rd.3088970866 |
Short name | T630 |
Test name | |
Test status | |
Simulation time | 2882709300 ps |
CPU time | 162.94 seconds |
Started | May 02 02:38:58 PM PDT 24 |
Finished | May 02 02:41:42 PM PDT 24 |
Peak memory | 294476 kb |
Host | smart-3635e748-993a-473e-ae32-34aca55dfaf3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3088970866 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.fla sh_ctrl_intr_rd.3088970866 |
Directory | /workspace/11.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_intr_rd_slow_flash.1750622604 |
Short name | T641 |
Test name | |
Test status | |
Simulation time | 18177083000 ps |
CPU time | 182.76 seconds |
Started | May 02 02:38:59 PM PDT 24 |
Finished | May 02 02:42:03 PM PDT 24 |
Peak memory | 290220 kb |
Host | smart-2bb85bf8-46c7-450b-9d84-af36f5a1442f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1750622604 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_intr_rd_slow_flash.1750622604 |
Directory | /workspace/11.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_invalid_op.3871939843 |
Short name | T339 |
Test name | |
Test status | |
Simulation time | 2342108500 ps |
CPU time | 64.8 seconds |
Started | May 02 02:38:59 PM PDT 24 |
Finished | May 02 02:40:05 PM PDT 24 |
Peak memory | 262352 kb |
Host | smart-2ef712cf-3ef3-4bb7-b561-cfc98591261e |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3871939843 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_o p_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_invalid_op.3 871939843 |
Directory | /workspace/11.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_lcmgr_intg.1403873250 |
Short name | T881 |
Test name | |
Test status | |
Simulation time | 80975100 ps |
CPU time | 13.58 seconds |
Started | May 02 02:38:58 PM PDT 24 |
Finished | May 02 02:39:13 PM PDT 24 |
Peak memory | 259244 kb |
Host | smart-73e7efee-777f-44af-8a54-b57edd941773 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1403873250 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 11.flash_ctrl_lcmgr_intg.1403873250 |
Directory | /workspace/11.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_mp_regions.1224298224 |
Short name | T147 |
Test name | |
Test status | |
Simulation time | 38582027200 ps |
CPU time | 273.83 seconds |
Started | May 02 02:38:51 PM PDT 24 |
Finished | May 02 02:43:27 PM PDT 24 |
Peak memory | 272752 kb |
Host | smart-3c5b0842-5ead-4098-8e91-1f672f7c2949 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1224298224 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 11.flash_ctrl_mp_regions.1224298224 |
Directory | /workspace/11.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_otp_reset.83829010 |
Short name | T105 |
Test name | |
Test status | |
Simulation time | 121700000 ps |
CPU time | 135.9 seconds |
Started | May 02 02:38:51 PM PDT 24 |
Finished | May 02 02:41:09 PM PDT 24 |
Peak memory | 260252 kb |
Host | smart-7fa1afde-328a-4f33-86a7-c4c33def27b4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=83829010 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl _otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_otp _reset.83829010 |
Directory | /workspace/11.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_phy_arb.1396044566 |
Short name | T461 |
Test name | |
Test status | |
Simulation time | 330147200 ps |
CPU time | 70.58 seconds |
Started | May 02 02:38:52 PM PDT 24 |
Finished | May 02 02:40:05 PM PDT 24 |
Peak memory | 261044 kb |
Host | smart-73146924-3298-4d3b-8c56-1b1e80abbbaa |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1396044566 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_phy_arb.1396044566 |
Directory | /workspace/11.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_rand_ops.1545758321 |
Short name | T700 |
Test name | |
Test status | |
Simulation time | 55510500 ps |
CPU time | 128.54 seconds |
Started | May 02 02:38:51 PM PDT 24 |
Finished | May 02 02:41:02 PM PDT 24 |
Peak memory | 278032 kb |
Host | smart-a7b07f99-7ac9-4908-aadf-3ad9f7f9583d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1545758321 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_rand_ops.1545758321 |
Directory | /workspace/11.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_re_evict.889077297 |
Short name | T443 |
Test name | |
Test status | |
Simulation time | 236566600 ps |
CPU time | 33.78 seconds |
Started | May 02 02:38:59 PM PDT 24 |
Finished | May 02 02:39:34 PM PDT 24 |
Peak memory | 268656 kb |
Host | smart-3baafe29-4a26-4e21-b1d7-1dc178c8506e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=889077297 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SE Q=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.fla sh_ctrl_re_evict.889077297 |
Directory | /workspace/11.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_ro.3506392367 |
Short name | T860 |
Test name | |
Test status | |
Simulation time | 622117200 ps |
CPU time | 105.8 seconds |
Started | May 02 02:39:02 PM PDT 24 |
Finished | May 02 02:40:49 PM PDT 24 |
Peak memory | 281148 kb |
Host | smart-49674e85-67fa-46ce-bec6-9f50bc07f5ad |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3506392367 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 11.flash_ctrl_ro.3506392367 |
Directory | /workspace/11.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_rw.3840286185 |
Short name | T318 |
Test name | |
Test status | |
Simulation time | 4309356100 ps |
CPU time | 557.48 seconds |
Started | May 02 02:39:01 PM PDT 24 |
Finished | May 02 02:48:20 PM PDT 24 |
Peak memory | 313232 kb |
Host | smart-d62ddd13-7f85-48d7-9ccd-1c09d131ffad |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3840286185 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 11.flash_ctrl_rw.3840286185 |
Directory | /workspace/11.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_sec_info_access.4207514864 |
Short name | T360 |
Test name | |
Test status | |
Simulation time | 7370307200 ps |
CPU time | 75.68 seconds |
Started | May 02 02:38:59 PM PDT 24 |
Finished | May 02 02:40:16 PM PDT 24 |
Peak memory | 264472 kb |
Host | smart-9875af70-b274-450b-aee1-948a88e7e1ad |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4207514864 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_sec_info_access.4207514864 |
Directory | /workspace/11.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_smoke.2895376721 |
Short name | T848 |
Test name | |
Test status | |
Simulation time | 27725700 ps |
CPU time | 121.62 seconds |
Started | May 02 02:38:52 PM PDT 24 |
Finished | May 02 02:40:55 PM PDT 24 |
Peak memory | 274756 kb |
Host | smart-2a143eb2-e241-48b9-aad3-f2fd2f4ac0ce |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2895376721 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 11.flash_ctrl_smoke.2895376721 |
Directory | /workspace/11.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/11.flash_ctrl_wo.3435321213 |
Short name | T408 |
Test name | |
Test status | |
Simulation time | 5051315300 ps |
CPU time | 216.89 seconds |
Started | May 02 02:39:01 PM PDT 24 |
Finished | May 02 02:42:39 PM PDT 24 |
Peak memory | 264648 kb |
Host | smart-f04f9caa-b351-4064-b004-48ff06feca11 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3435321213 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 11.flash_ctrl_wo.3435321213 |
Directory | /workspace/11.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_alert_test.3581352840 |
Short name | T721 |
Test name | |
Test status | |
Simulation time | 88219800 ps |
CPU time | 14.01 seconds |
Started | May 02 02:39:14 PM PDT 24 |
Finished | May 02 02:39:30 PM PDT 24 |
Peak memory | 264024 kb |
Host | smart-0b10b221-fe4f-4c0f-aabb-95021960d7e4 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3581352840 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_alert_test. 3581352840 |
Directory | /workspace/12.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_connect.2593308721 |
Short name | T417 |
Test name | |
Test status | |
Simulation time | 37165400 ps |
CPU time | 16.02 seconds |
Started | May 02 02:39:16 PM PDT 24 |
Finished | May 02 02:39:33 PM PDT 24 |
Peak memory | 274784 kb |
Host | smart-0c6477a1-3b31-4d6b-8ad7-6b07b4ae6a49 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2593308721 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_connect.2593308721 |
Directory | /workspace/12.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_hw_prog_rma_wipe_err.680580065 |
Short name | T716 |
Test name | |
Test status | |
Simulation time | 10034060800 ps |
CPU time | 49.02 seconds |
Started | May 02 02:39:14 PM PDT 24 |
Finished | May 02 02:40:04 PM PDT 24 |
Peak memory | 276668 kb |
Host | smart-32d28f08-62ed-424e-bf41-9dd6025f313e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=680580065 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_hw_prog_rma_wipe_err.680580065 |
Directory | /workspace/12.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_hw_read_seed_err.1088181521 |
Short name | T746 |
Test name | |
Test status | |
Simulation time | 15119100 ps |
CPU time | 13.31 seconds |
Started | May 02 02:39:13 PM PDT 24 |
Finished | May 02 02:39:27 PM PDT 24 |
Peak memory | 257920 kb |
Host | smart-4fed2e17-a92a-42db-84f2-f3c7b75ca1c5 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1088181521 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_hw_read_seed_err.1088181521 |
Directory | /workspace/12.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_hw_sec_otp.2292427469 |
Short name | T411 |
Test name | |
Test status | |
Simulation time | 1404290600 ps |
CPU time | 57.74 seconds |
Started | May 02 02:39:05 PM PDT 24 |
Finished | May 02 02:40:04 PM PDT 24 |
Peak memory | 262020 kb |
Host | smart-40b32591-8030-4cd6-ac96-cb4c7f767a2f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2292427469 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_ hw_sec_otp.2292427469 |
Directory | /workspace/12.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_intr_rd.3390827541 |
Short name | T174 |
Test name | |
Test status | |
Simulation time | 2015578800 ps |
CPU time | 140.64 seconds |
Started | May 02 02:39:14 PM PDT 24 |
Finished | May 02 02:41:36 PM PDT 24 |
Peak memory | 294276 kb |
Host | smart-d6ac1a45-825e-4ead-bee0-93c825ce030b |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3390827541 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.fla sh_ctrl_intr_rd.3390827541 |
Directory | /workspace/12.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_intr_rd_slow_flash.1290350402 |
Short name | T901 |
Test name | |
Test status | |
Simulation time | 19369712300 ps |
CPU time | 232.38 seconds |
Started | May 02 02:39:14 PM PDT 24 |
Finished | May 02 02:43:08 PM PDT 24 |
Peak memory | 284292 kb |
Host | smart-97db3b62-64ef-4783-a8cd-91bc59b54d06 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1290350402 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_intr_rd_slow_flash.1290350402 |
Directory | /workspace/12.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_invalid_op.100997376 |
Short name | T944 |
Test name | |
Test status | |
Simulation time | 6767218900 ps |
CPU time | 69.54 seconds |
Started | May 02 02:39:05 PM PDT 24 |
Finished | May 02 02:40:15 PM PDT 24 |
Peak memory | 262668 kb |
Host | smart-729bfae3-f31d-48d8-8aa0-ad5f1a496c83 |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=100997376 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op _vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_invalid_op.100997376 |
Directory | /workspace/12.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_lcmgr_intg.1678999586 |
Short name | T915 |
Test name | |
Test status | |
Simulation time | 46893400 ps |
CPU time | 13.33 seconds |
Started | May 02 02:39:14 PM PDT 24 |
Finished | May 02 02:39:29 PM PDT 24 |
Peak memory | 259148 kb |
Host | smart-491188e8-52c4-4e13-8f33-7726a48f5b80 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1678999586 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 12.flash_ctrl_lcmgr_intg.1678999586 |
Directory | /workspace/12.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_mp_regions.1800383008 |
Short name | T134 |
Test name | |
Test status | |
Simulation time | 41627097600 ps |
CPU time | 526.21 seconds |
Started | May 02 02:39:07 PM PDT 24 |
Finished | May 02 02:47:54 PM PDT 24 |
Peak memory | 273656 kb |
Host | smart-d19f91fe-aa05-4ef1-affd-3c55342b9ba0 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1800383008 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 12.flash_ctrl_mp_regions.1800383008 |
Directory | /workspace/12.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_otp_reset.3337117848 |
Short name | T455 |
Test name | |
Test status | |
Simulation time | 130986800 ps |
CPU time | 129.8 seconds |
Started | May 02 02:39:07 PM PDT 24 |
Finished | May 02 02:41:18 PM PDT 24 |
Peak memory | 259464 kb |
Host | smart-64442572-54dd-4738-8f44-c7aa13a4cd36 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3337117848 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_o tp_reset.3337117848 |
Directory | /workspace/12.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_phy_arb.943058382 |
Short name | T575 |
Test name | |
Test status | |
Simulation time | 314241900 ps |
CPU time | 400.84 seconds |
Started | May 02 02:39:07 PM PDT 24 |
Finished | May 02 02:45:49 PM PDT 24 |
Peak memory | 261040 kb |
Host | smart-a1d0af84-b3f4-4fbf-85ae-949bb481d368 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=943058382 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en _cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_phy_arb.943058382 |
Directory | /workspace/12.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_rand_ops.979032956 |
Short name | T519 |
Test name | |
Test status | |
Simulation time | 411797800 ps |
CPU time | 1018.39 seconds |
Started | May 02 02:39:07 PM PDT 24 |
Finished | May 02 02:56:07 PM PDT 24 |
Peak memory | 285436 kb |
Host | smart-80109f6c-351d-4a2a-b6e3-ed7f3401baae |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=979032956 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_rand_ops.979032956 |
Directory | /workspace/12.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_re_evict.2832699392 |
Short name | T320 |
Test name | |
Test status | |
Simulation time | 74498600 ps |
CPU time | 34.28 seconds |
Started | May 02 02:39:14 PM PDT 24 |
Finished | May 02 02:39:50 PM PDT 24 |
Peak memory | 273024 kb |
Host | smart-e8dd46fe-2b33-435e-9977-79d540945bf3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2832699392 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.fl ash_ctrl_re_evict.2832699392 |
Directory | /workspace/12.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_ro.2773407409 |
Short name | T415 |
Test name | |
Test status | |
Simulation time | 719143800 ps |
CPU time | 121.64 seconds |
Started | May 02 02:39:06 PM PDT 24 |
Finished | May 02 02:41:09 PM PDT 24 |
Peak memory | 288860 kb |
Host | smart-f4b54a17-ae16-45bb-b795-685246521ac3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2773407409 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 12.flash_ctrl_ro.2773407409 |
Directory | /workspace/12.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_rw.1494712379 |
Short name | T184 |
Test name | |
Test status | |
Simulation time | 13174471400 ps |
CPU time | 446.46 seconds |
Started | May 02 02:39:14 PM PDT 24 |
Finished | May 02 02:46:41 PM PDT 24 |
Peak memory | 313948 kb |
Host | smart-d38c20b4-161f-42ea-b506-64d47efde373 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1494712379 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 12.flash_ctrl_rw.1494712379 |
Directory | /workspace/12.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_smoke.2771177636 |
Short name | T701 |
Test name | |
Test status | |
Simulation time | 32090400 ps |
CPU time | 144.31 seconds |
Started | May 02 02:39:07 PM PDT 24 |
Finished | May 02 02:41:32 PM PDT 24 |
Peak memory | 275496 kb |
Host | smart-3ee7413d-df5f-40e7-a719-b3387fea98f7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2771177636 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 12.flash_ctrl_smoke.2771177636 |
Directory | /workspace/12.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/12.flash_ctrl_wo.4145519354 |
Short name | T692 |
Test name | |
Test status | |
Simulation time | 5472198200 ps |
CPU time | 209.3 seconds |
Started | May 02 02:39:08 PM PDT 24 |
Finished | May 02 02:42:39 PM PDT 24 |
Peak memory | 264760 kb |
Host | smart-abbda707-f072-4067-b6aa-20306d26168a |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4145519354 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 12.flash_ctrl_wo.4145519354 |
Directory | /workspace/12.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_alert_test.716447238 |
Short name | T497 |
Test name | |
Test status | |
Simulation time | 32833400 ps |
CPU time | 13.43 seconds |
Started | May 02 02:39:28 PM PDT 24 |
Finished | May 02 02:39:43 PM PDT 24 |
Peak memory | 264576 kb |
Host | smart-d337d085-ba98-40b9-8cdf-bdc202773a41 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=716447238 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_alert_test.716447238 |
Directory | /workspace/13.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_connect.1459029945 |
Short name | T693 |
Test name | |
Test status | |
Simulation time | 14838000 ps |
CPU time | 15.83 seconds |
Started | May 02 02:39:29 PM PDT 24 |
Finished | May 02 02:39:46 PM PDT 24 |
Peak memory | 275368 kb |
Host | smart-a204c287-07a9-46c7-8b5e-6e459545b97a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1459029945 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_connect.1459029945 |
Directory | /workspace/13.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_hw_prog_rma_wipe_err.2700523679 |
Short name | T297 |
Test name | |
Test status | |
Simulation time | 10034489800 ps |
CPU time | 103.98 seconds |
Started | May 02 02:39:28 PM PDT 24 |
Finished | May 02 02:41:14 PM PDT 24 |
Peak memory | 274816 kb |
Host | smart-8ce502fa-dcf6-42e8-a5b6-77adfe3612b3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2700523679 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_hw_prog_rma_wipe_err.2700523679 |
Directory | /workspace/13.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_hw_read_seed_err.298340864 |
Short name | T617 |
Test name | |
Test status | |
Simulation time | 160958400 ps |
CPU time | 13.31 seconds |
Started | May 02 02:39:31 PM PDT 24 |
Finished | May 02 02:39:45 PM PDT 24 |
Peak memory | 264812 kb |
Host | smart-111f560b-3eef-4242-8790-2d70ebc2f180 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=298340864 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/def ault.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_hw_read_seed_err.298340864 |
Directory | /workspace/13.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_hw_rma_reset.3274318477 |
Short name | T878 |
Test name | |
Test status | |
Simulation time | 160165543200 ps |
CPU time | 849.33 seconds |
Started | May 02 02:39:20 PM PDT 24 |
Finished | May 02 02:53:31 PM PDT 24 |
Peak memory | 262872 kb |
Host | smart-7fd4124b-011a-463e-a94f-726eba6b0602 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3274318477 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n ull -cm_name 13.flash_ctrl_hw_rma_reset.3274318477 |
Directory | /workspace/13.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_hw_sec_otp.740449601 |
Short name | T854 |
Test name | |
Test status | |
Simulation time | 10672742600 ps |
CPU time | 164.78 seconds |
Started | May 02 02:39:21 PM PDT 24 |
Finished | May 02 02:42:07 PM PDT 24 |
Peak memory | 261788 kb |
Host | smart-542f7638-6b02-48be-9d9e-4601619fd7e8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=740449601 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_h w_sec_otp.740449601 |
Directory | /workspace/13.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_intr_rd_slow_flash.673080692 |
Short name | T330 |
Test name | |
Test status | |
Simulation time | 9396090700 ps |
CPU time | 231.79 seconds |
Started | May 02 02:39:21 PM PDT 24 |
Finished | May 02 02:43:14 PM PDT 24 |
Peak memory | 290408 kb |
Host | smart-1bd65a65-26b6-46d0-846f-fc5e25106a55 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=673080692 -assert nopostpro c +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_intr_rd_slow_flash.673080692 |
Directory | /workspace/13.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_invalid_op.4140698356 |
Short name | T888 |
Test name | |
Test status | |
Simulation time | 3925559900 ps |
CPU time | 60.02 seconds |
Started | May 02 02:39:22 PM PDT 24 |
Finished | May 02 02:40:24 PM PDT 24 |
Peak memory | 260132 kb |
Host | smart-d16a6f80-ac9d-430e-935b-a5a19c0de732 |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4140698356 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_o p_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_invalid_op.4 140698356 |
Directory | /workspace/13.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_otp_reset.861238652 |
Short name | T353 |
Test name | |
Test status | |
Simulation time | 119597100 ps |
CPU time | 108.98 seconds |
Started | May 02 02:39:20 PM PDT 24 |
Finished | May 02 02:41:10 PM PDT 24 |
Peak memory | 259328 kb |
Host | smart-a23d35d7-c71b-4e82-b929-ef985504c1b9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=861238652 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_ot p_reset.861238652 |
Directory | /workspace/13.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_phy_arb.3186145020 |
Short name | T896 |
Test name | |
Test status | |
Simulation time | 114033600 ps |
CPU time | 236.53 seconds |
Started | May 02 02:39:20 PM PDT 24 |
Finished | May 02 02:43:18 PM PDT 24 |
Peak memory | 264432 kb |
Host | smart-ce38db60-c36a-4ccc-b7ec-762aeacd1dbd |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3186145020 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_phy_arb.3186145020 |
Directory | /workspace/13.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_prog_reset.3393811514 |
Short name | T469 |
Test name | |
Test status | |
Simulation time | 95707000 ps |
CPU time | 13.38 seconds |
Started | May 02 02:39:21 PM PDT 24 |
Finished | May 02 02:39:36 PM PDT 24 |
Peak memory | 264648 kb |
Host | smart-b5543d64-1a25-4157-8a99-c4262cda26fb |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3393811514 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog _reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_prog_re set.3393811514 |
Directory | /workspace/13.flash_ctrl_prog_reset/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_rand_ops.3301615352 |
Short name | T128 |
Test name | |
Test status | |
Simulation time | 285890900 ps |
CPU time | 1147 seconds |
Started | May 02 02:39:22 PM PDT 24 |
Finished | May 02 02:58:31 PM PDT 24 |
Peak memory | 285392 kb |
Host | smart-a581c813-1e18-4f73-bef3-30a0f40b153a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3301615352 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_rand_ops.3301615352 |
Directory | /workspace/13.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_ro.3929766718 |
Short name | T166 |
Test name | |
Test status | |
Simulation time | 2823596600 ps |
CPU time | 126.6 seconds |
Started | May 02 02:39:20 PM PDT 24 |
Finished | May 02 02:41:28 PM PDT 24 |
Peak memory | 281224 kb |
Host | smart-08d54abc-6178-4720-ba4e-f406388a53a0 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3929766718 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 13.flash_ctrl_ro.3929766718 |
Directory | /workspace/13.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_sec_info_access.1692359094 |
Short name | T374 |
Test name | |
Test status | |
Simulation time | 619430800 ps |
CPU time | 58.09 seconds |
Started | May 02 02:39:28 PM PDT 24 |
Finished | May 02 02:40:28 PM PDT 24 |
Peak memory | 262096 kb |
Host | smart-a85aa79f-3c92-447e-86d7-d29c1e2eda31 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1692359094 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_sec_info_access.1692359094 |
Directory | /workspace/13.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_smoke.1798167212 |
Short name | T414 |
Test name | |
Test status | |
Simulation time | 48330500 ps |
CPU time | 143.78 seconds |
Started | May 02 02:39:21 PM PDT 24 |
Finished | May 02 02:41:47 PM PDT 24 |
Peak memory | 275644 kb |
Host | smart-a9893add-d4d8-48e6-95a2-c937a7891f39 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1798167212 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 13.flash_ctrl_smoke.1798167212 |
Directory | /workspace/13.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/13.flash_ctrl_wo.2725808389 |
Short name | T30 |
Test name | |
Test status | |
Simulation time | 11562131600 ps |
CPU time | 221.44 seconds |
Started | May 02 02:39:20 PM PDT 24 |
Finished | May 02 02:43:04 PM PDT 24 |
Peak memory | 259188 kb |
Host | smart-408cf9cd-e069-4bde-9c0f-f3fe97b6ec78 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2725808389 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 13.flash_ctrl_wo.2725808389 |
Directory | /workspace/13.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_alert_test.2505540393 |
Short name | T515 |
Test name | |
Test status | |
Simulation time | 32545100 ps |
CPU time | 13.58 seconds |
Started | May 02 02:39:50 PM PDT 24 |
Finished | May 02 02:40:05 PM PDT 24 |
Peak memory | 257656 kb |
Host | smart-914e81e3-cf69-4567-8095-591def80f2bf |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2505540393 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_alert_test. 2505540393 |
Directory | /workspace/14.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_connect.3622359660 |
Short name | T480 |
Test name | |
Test status | |
Simulation time | 56402000 ps |
CPU time | 15.85 seconds |
Started | May 02 02:39:41 PM PDT 24 |
Finished | May 02 02:39:58 PM PDT 24 |
Peak memory | 275684 kb |
Host | smart-4ba0fb7d-092a-4059-9c4a-6678d763cd38 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3622359660 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_connect.3622359660 |
Directory | /workspace/14.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_hw_prog_rma_wipe_err.3248717166 |
Short name | T99 |
Test name | |
Test status | |
Simulation time | 10072878500 ps |
CPU time | 41.81 seconds |
Started | May 02 02:39:42 PM PDT 24 |
Finished | May 02 02:40:25 PM PDT 24 |
Peak memory | 269076 kb |
Host | smart-95b5ea1b-4044-4b39-ba3b-644ba8cc0163 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3248717166 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_hw_prog_rma_wipe_err.3248717166 |
Directory | /workspace/14.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_hw_read_seed_err.3605300022 |
Short name | T413 |
Test name | |
Test status | |
Simulation time | 25368100 ps |
CPU time | 13.49 seconds |
Started | May 02 02:39:40 PM PDT 24 |
Finished | May 02 02:39:55 PM PDT 24 |
Peak memory | 264668 kb |
Host | smart-0b81462d-1bd1-4c98-bf75-1f371c095381 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3605300022 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_hw_read_seed_err.3605300022 |
Directory | /workspace/14.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_hw_rma_reset.721956653 |
Short name | T865 |
Test name | |
Test status | |
Simulation time | 90146705900 ps |
CPU time | 748 seconds |
Started | May 02 02:39:33 PM PDT 24 |
Finished | May 02 02:52:02 PM PDT 24 |
Peak memory | 263916 kb |
Host | smart-6c17af19-a420-4935-9f85-30c10d8878bb |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=721956653 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/nu ll -cm_name 14.flash_ctrl_hw_rma_reset.721956653 |
Directory | /workspace/14.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_hw_sec_otp.2255585058 |
Short name | T760 |
Test name | |
Test status | |
Simulation time | 1801802600 ps |
CPU time | 72.01 seconds |
Started | May 02 02:39:27 PM PDT 24 |
Finished | May 02 02:40:40 PM PDT 24 |
Peak memory | 262044 kb |
Host | smart-cd047a4c-efd7-414c-9884-d3d2788f3257 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2255585058 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_ hw_sec_otp.2255585058 |
Directory | /workspace/14.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_intr_rd.2429103468 |
Short name | T696 |
Test name | |
Test status | |
Simulation time | 6168717300 ps |
CPU time | 147.51 seconds |
Started | May 02 02:39:34 PM PDT 24 |
Finished | May 02 02:42:03 PM PDT 24 |
Peak memory | 294320 kb |
Host | smart-3f2c9c5a-2ab5-46dd-b8c6-cebc6ef03343 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2429103468 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.fla sh_ctrl_intr_rd.2429103468 |
Directory | /workspace/14.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_intr_rd_slow_flash.2802591934 |
Short name | T750 |
Test name | |
Test status | |
Simulation time | 35816179400 ps |
CPU time | 199.96 seconds |
Started | May 02 02:39:45 PM PDT 24 |
Finished | May 02 02:43:06 PM PDT 24 |
Peak memory | 290236 kb |
Host | smart-c16ed06b-c31d-4437-a6fc-f9e355870aef |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2802591934 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_intr_rd_slow_flash.2802591934 |
Directory | /workspace/14.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_invalid_op.1705323181 |
Short name | T143 |
Test name | |
Test status | |
Simulation time | 8419941600 ps |
CPU time | 70.77 seconds |
Started | May 02 02:39:35 PM PDT 24 |
Finished | May 02 02:40:47 PM PDT 24 |
Peak memory | 259152 kb |
Host | smart-e9d86544-8d16-488d-b41a-d5c14aca4ca6 |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1705323181 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_o p_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_invalid_op.1 705323181 |
Directory | /workspace/14.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_lcmgr_intg.2239647385 |
Short name | T501 |
Test name | |
Test status | |
Simulation time | 15177800 ps |
CPU time | 13.54 seconds |
Started | May 02 02:39:42 PM PDT 24 |
Finished | May 02 02:39:57 PM PDT 24 |
Peak memory | 259000 kb |
Host | smart-a88649ed-c03d-435a-93c0-216bde1ab2d5 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2239647385 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 14.flash_ctrl_lcmgr_intg.2239647385 |
Directory | /workspace/14.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_mp_regions.504020012 |
Short name | T927 |
Test name | |
Test status | |
Simulation time | 29321360100 ps |
CPU time | 330.03 seconds |
Started | May 02 02:39:36 PM PDT 24 |
Finished | May 02 02:45:07 PM PDT 24 |
Peak memory | 273292 kb |
Host | smart-c97db1a3-1adf-477a-94b3-59ec7fe158c7 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=504020012 -assert nopostproc +UVM_TESTNAME=flash_ct rl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_lo g /dev/null -cm_name 14.flash_ctrl_mp_regions.504020012 |
Directory | /workspace/14.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_otp_reset.1978391123 |
Short name | T384 |
Test name | |
Test status | |
Simulation time | 67403100 ps |
CPU time | 110.16 seconds |
Started | May 02 02:39:34 PM PDT 24 |
Finished | May 02 02:41:25 PM PDT 24 |
Peak memory | 259564 kb |
Host | smart-11d96829-ce72-4863-9d9c-7bbcd38b545b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1978391123 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_o tp_reset.1978391123 |
Directory | /workspace/14.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_phy_arb.3715753558 |
Short name | T662 |
Test name | |
Test status | |
Simulation time | 281785400 ps |
CPU time | 398.51 seconds |
Started | May 02 02:39:28 PM PDT 24 |
Finished | May 02 02:46:08 PM PDT 24 |
Peak memory | 261044 kb |
Host | smart-646e50c7-bc27-4b2c-968d-16ddcbf84e9b |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3715753558 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_phy_arb.3715753558 |
Directory | /workspace/14.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_rand_ops.2807700044 |
Short name | T608 |
Test name | |
Test status | |
Simulation time | 8881111300 ps |
CPU time | 1066.62 seconds |
Started | May 02 02:39:27 PM PDT 24 |
Finished | May 02 02:57:16 PM PDT 24 |
Peak memory | 284196 kb |
Host | smart-11aeacf9-d63d-4f0e-aad9-eabc8e414d5a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2807700044 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_rand_ops.2807700044 |
Directory | /workspace/14.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_re_evict.3037774347 |
Short name | T823 |
Test name | |
Test status | |
Simulation time | 86695700 ps |
CPU time | 36.11 seconds |
Started | May 02 02:39:43 PM PDT 24 |
Finished | May 02 02:40:21 PM PDT 24 |
Peak memory | 273084 kb |
Host | smart-0bc9a4a8-03eb-4842-ba37-97b5bde2a9f3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3037774347 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.fl ash_ctrl_re_evict.3037774347 |
Directory | /workspace/14.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_ro.794379456 |
Short name | T17 |
Test name | |
Test status | |
Simulation time | 1184297600 ps |
CPU time | 102.14 seconds |
Started | May 02 02:39:34 PM PDT 24 |
Finished | May 02 02:41:17 PM PDT 24 |
Peak memory | 297124 kb |
Host | smart-18e116f9-314b-4b35-bb38-9cc2ad0c72d5 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=794379456 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /d ev/null -cm_name 14.flash_ctrl_ro.794379456 |
Directory | /workspace/14.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_rw.4169158943 |
Short name | T600 |
Test name | |
Test status | |
Simulation time | 4036774500 ps |
CPU time | 479.18 seconds |
Started | May 02 02:39:35 PM PDT 24 |
Finished | May 02 02:47:35 PM PDT 24 |
Peak memory | 313916 kb |
Host | smart-2f12c71c-d961-4dfe-bbb7-5aff64356534 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4169158943 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 14.flash_ctrl_rw.4169158943 |
Directory | /workspace/14.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_sec_info_access.3476222460 |
Short name | T86 |
Test name | |
Test status | |
Simulation time | 5509292300 ps |
CPU time | 71.13 seconds |
Started | May 02 02:39:40 PM PDT 24 |
Finished | May 02 02:40:53 PM PDT 24 |
Peak memory | 262056 kb |
Host | smart-b23626d9-a27e-42b7-9b89-f1cb8717538c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3476222460 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_sec_info_access.3476222460 |
Directory | /workspace/14.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_smoke.727381486 |
Short name | T613 |
Test name | |
Test status | |
Simulation time | 53106700 ps |
CPU time | 121.12 seconds |
Started | May 02 02:39:27 PM PDT 24 |
Finished | May 02 02:41:30 PM PDT 24 |
Peak memory | 275196 kb |
Host | smart-392d8187-232d-47da-95fc-c770059e98c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=727381486 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 14.flash_ctrl_smoke.727381486 |
Directory | /workspace/14.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/14.flash_ctrl_wo.1231753566 |
Short name | T842 |
Test name | |
Test status | |
Simulation time | 6264804800 ps |
CPU time | 229.13 seconds |
Started | May 02 02:39:35 PM PDT 24 |
Finished | May 02 02:43:25 PM PDT 24 |
Peak memory | 264748 kb |
Host | smart-437d7b9e-dac6-47c5-8e0c-6fe67acfcd15 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1231753566 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 14.flash_ctrl_wo.1231753566 |
Directory | /workspace/14.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_alert_test.4001228392 |
Short name | T234 |
Test name | |
Test status | |
Simulation time | 39744600 ps |
CPU time | 13.54 seconds |
Started | May 02 02:40:03 PM PDT 24 |
Finished | May 02 02:40:18 PM PDT 24 |
Peak memory | 264556 kb |
Host | smart-1db45f7f-4ebc-42fd-b316-040cc1cda940 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4001228392 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_alert_test. 4001228392 |
Directory | /workspace/15.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_connect.303477348 |
Short name | T747 |
Test name | |
Test status | |
Simulation time | 28115800 ps |
CPU time | 13.39 seconds |
Started | May 02 02:40:02 PM PDT 24 |
Finished | May 02 02:40:17 PM PDT 24 |
Peak memory | 274572 kb |
Host | smart-b22345fb-d33a-4a33-bfcc-95a22d276e39 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=303477348 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_connect.303477348 |
Directory | /workspace/15.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_disable.3970074174 |
Short name | T357 |
Test name | |
Test status | |
Simulation time | 10286700 ps |
CPU time | 21.95 seconds |
Started | May 02 02:40:03 PM PDT 24 |
Finished | May 02 02:40:26 PM PDT 24 |
Peak memory | 272788 kb |
Host | smart-1780f653-5b17-4fa1-a316-920863b4478e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3970074174 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_disable.3970074174 |
Directory | /workspace/15.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_hw_read_seed_err.3858601683 |
Short name | T478 |
Test name | |
Test status | |
Simulation time | 53503200 ps |
CPU time | 13.79 seconds |
Started | May 02 02:39:55 PM PDT 24 |
Finished | May 02 02:40:09 PM PDT 24 |
Peak memory | 257972 kb |
Host | smart-0ece640c-3089-4a04-aed4-b1f1748eb197 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3858601683 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_hw_read_seed_err.3858601683 |
Directory | /workspace/15.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_hw_rma_reset.965986823 |
Short name | T658 |
Test name | |
Test status | |
Simulation time | 110172756300 ps |
CPU time | 888.92 seconds |
Started | May 02 02:39:51 PM PDT 24 |
Finished | May 02 02:54:42 PM PDT 24 |
Peak memory | 263136 kb |
Host | smart-2ace5dbc-a8f2-4bb2-b841-db0a513ff85e |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=965986823 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/nu ll -cm_name 15.flash_ctrl_hw_rma_reset.965986823 |
Directory | /workspace/15.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_hw_sec_otp.1592517514 |
Short name | T688 |
Test name | |
Test status | |
Simulation time | 5170521000 ps |
CPU time | 55.26 seconds |
Started | May 02 02:39:48 PM PDT 24 |
Finished | May 02 02:40:45 PM PDT 24 |
Peak memory | 261936 kb |
Host | smart-4fc6364b-1155-4cd2-bdab-a5cd1c9503f4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1592517514 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_ hw_sec_otp.1592517514 |
Directory | /workspace/15.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_intr_rd.2092557911 |
Short name | T689 |
Test name | |
Test status | |
Simulation time | 2396568900 ps |
CPU time | 153.88 seconds |
Started | May 02 02:40:02 PM PDT 24 |
Finished | May 02 02:42:37 PM PDT 24 |
Peak memory | 293592 kb |
Host | smart-85ef3fea-d1a7-4396-9357-99d679fda9d8 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2092557911 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.fla sh_ctrl_intr_rd.2092557911 |
Directory | /workspace/15.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_intr_rd_slow_flash.3721496010 |
Short name | T584 |
Test name | |
Test status | |
Simulation time | 9030825100 ps |
CPU time | 199.02 seconds |
Started | May 02 02:39:56 PM PDT 24 |
Finished | May 02 02:43:16 PM PDT 24 |
Peak memory | 290280 kb |
Host | smart-73546032-75b8-4f70-b67f-c9004d9d2c35 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3721496010 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_intr_rd_slow_flash.3721496010 |
Directory | /workspace/15.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_invalid_op.1734050458 |
Short name | T837 |
Test name | |
Test status | |
Simulation time | 3895946900 ps |
CPU time | 89.93 seconds |
Started | May 02 02:39:50 PM PDT 24 |
Finished | May 02 02:41:21 PM PDT 24 |
Peak memory | 262396 kb |
Host | smart-37757925-76cd-4c9e-8221-f7279976bd87 |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1734050458 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_o p_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_invalid_op.1 734050458 |
Directory | /workspace/15.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_lcmgr_intg.2916471820 |
Short name | T867 |
Test name | |
Test status | |
Simulation time | 25565900 ps |
CPU time | 13.61 seconds |
Started | May 02 02:40:02 PM PDT 24 |
Finished | May 02 02:40:17 PM PDT 24 |
Peak memory | 259100 kb |
Host | smart-99c1d861-a1ae-45f4-8be6-39c9fb679baf |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2916471820 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 15.flash_ctrl_lcmgr_intg.2916471820 |
Directory | /workspace/15.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_mp_regions.1705949136 |
Short name | T132 |
Test name | |
Test status | |
Simulation time | 27588119400 ps |
CPU time | 512.74 seconds |
Started | May 02 02:39:50 PM PDT 24 |
Finished | May 02 02:48:24 PM PDT 24 |
Peak memory | 273672 kb |
Host | smart-7728fb7e-96ac-49cc-9ed1-515867111820 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1705949136 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 15.flash_ctrl_mp_regions.1705949136 |
Directory | /workspace/15.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_otp_reset.4008790036 |
Short name | T91 |
Test name | |
Test status | |
Simulation time | 137395400 ps |
CPU time | 130.52 seconds |
Started | May 02 02:39:51 PM PDT 24 |
Finished | May 02 02:42:03 PM PDT 24 |
Peak memory | 259284 kb |
Host | smart-c8bcfd9f-eb26-4bba-bf7e-a6fdc61cd574 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4008790036 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_o tp_reset.4008790036 |
Directory | /workspace/15.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_phy_arb.3022085418 |
Short name | T183 |
Test name | |
Test status | |
Simulation time | 288762000 ps |
CPU time | 321.06 seconds |
Started | May 02 02:39:49 PM PDT 24 |
Finished | May 02 02:45:11 PM PDT 24 |
Peak memory | 261672 kb |
Host | smart-eccf0509-c24a-4d1c-b55d-bb740b4186fe |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3022085418 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_phy_arb.3022085418 |
Directory | /workspace/15.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_rand_ops.3790382529 |
Short name | T661 |
Test name | |
Test status | |
Simulation time | 34845600 ps |
CPU time | 239.21 seconds |
Started | May 02 02:39:51 PM PDT 24 |
Finished | May 02 02:43:52 PM PDT 24 |
Peak memory | 280772 kb |
Host | smart-bde75618-909a-49b7-b216-f35a940a435e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3790382529 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_rand_ops.3790382529 |
Directory | /workspace/15.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_re_evict.249441063 |
Short name | T293 |
Test name | |
Test status | |
Simulation time | 52890800 ps |
CPU time | 33.27 seconds |
Started | May 02 02:40:03 PM PDT 24 |
Finished | May 02 02:40:37 PM PDT 24 |
Peak memory | 273476 kb |
Host | smart-f808c6b5-0356-40ae-822b-f1a5ec9bc5c1 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=249441063 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SE Q=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.fla sh_ctrl_re_evict.249441063 |
Directory | /workspace/15.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_ro.383265107 |
Short name | T172 |
Test name | |
Test status | |
Simulation time | 3151030500 ps |
CPU time | 113.21 seconds |
Started | May 02 02:39:53 PM PDT 24 |
Finished | May 02 02:41:48 PM PDT 24 |
Peak memory | 288816 kb |
Host | smart-5327aa3d-86c6-4806-8557-5bcfcf970714 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=383265107 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /d ev/null -cm_name 15.flash_ctrl_ro.383265107 |
Directory | /workspace/15.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_rw.2477938530 |
Short name | T173 |
Test name | |
Test status | |
Simulation time | 4706365800 ps |
CPU time | 620.66 seconds |
Started | May 02 02:40:03 PM PDT 24 |
Finished | May 02 02:50:25 PM PDT 24 |
Peak memory | 313916 kb |
Host | smart-96702fcc-e774-4baf-9a25-463b71d6b519 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2477938530 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 15.flash_ctrl_rw.2477938530 |
Directory | /workspace/15.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_sec_info_access.2566751013 |
Short name | T372 |
Test name | |
Test status | |
Simulation time | 6839665000 ps |
CPU time | 69.16 seconds |
Started | May 02 02:39:55 PM PDT 24 |
Finished | May 02 02:41:05 PM PDT 24 |
Peak memory | 261756 kb |
Host | smart-6950fe77-8d7c-4862-a4d0-f15e07920ab4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2566751013 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_sec_info_access.2566751013 |
Directory | /workspace/15.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_smoke.3954770404 |
Short name | T11 |
Test name | |
Test status | |
Simulation time | 143619900 ps |
CPU time | 119.56 seconds |
Started | May 02 02:39:50 PM PDT 24 |
Finished | May 02 02:41:51 PM PDT 24 |
Peak memory | 275276 kb |
Host | smart-4e3f8ca7-2b28-4c8b-a692-fcb5e7adbfa0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3954770404 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 15.flash_ctrl_smoke.3954770404 |
Directory | /workspace/15.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/15.flash_ctrl_wo.97123803 |
Short name | T286 |
Test name | |
Test status | |
Simulation time | 7319031200 ps |
CPU time | 199.46 seconds |
Started | May 02 02:39:49 PM PDT 24 |
Finished | May 02 02:43:10 PM PDT 24 |
Peak memory | 264732 kb |
Host | smart-b18d103c-ac36-4007-bb47-14a42aa231ef |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=97123803 -assert nopostproc +UVM_TESTNAME=flash_ct rl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n ull -cm_name 15.flash_ctrl_wo.97123803 |
Directory | /workspace/15.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_alert_test.1991423766 |
Short name | T239 |
Test name | |
Test status | |
Simulation time | 79832100 ps |
CPU time | 13.6 seconds |
Started | May 02 02:40:13 PM PDT 24 |
Finished | May 02 02:40:27 PM PDT 24 |
Peak memory | 257744 kb |
Host | smart-cfcb184b-51cd-48fd-be1d-b2be685af944 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1991423766 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_alert_test. 1991423766 |
Directory | /workspace/16.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_connect.3229726833 |
Short name | T144 |
Test name | |
Test status | |
Simulation time | 82496600 ps |
CPU time | 13.74 seconds |
Started | May 02 02:40:12 PM PDT 24 |
Finished | May 02 02:40:27 PM PDT 24 |
Peak memory | 274520 kb |
Host | smart-c41ec514-1916-48f6-816f-f24dd61075a9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3229726833 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_connect.3229726833 |
Directory | /workspace/16.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_disable.3057530765 |
Short name | T535 |
Test name | |
Test status | |
Simulation time | 12132100 ps |
CPU time | 22.06 seconds |
Started | May 02 02:40:13 PM PDT 24 |
Finished | May 02 02:40:36 PM PDT 24 |
Peak memory | 272952 kb |
Host | smart-2c1245ab-c814-48e3-a8b7-3c313f81b431 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3057530765 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_disable.3057530765 |
Directory | /workspace/16.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_hw_prog_rma_wipe_err.2968410128 |
Short name | T222 |
Test name | |
Test status | |
Simulation time | 10015091700 ps |
CPU time | 197.05 seconds |
Started | May 02 02:40:12 PM PDT 24 |
Finished | May 02 02:43:30 PM PDT 24 |
Peak memory | 263804 kb |
Host | smart-8bf5aaed-af29-442f-857b-2157a07e8b8c |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2968410128 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_hw_prog_rma_wipe_err.2968410128 |
Directory | /workspace/16.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_hw_read_seed_err.4130563632 |
Short name | T680 |
Test name | |
Test status | |
Simulation time | 26439000 ps |
CPU time | 13.34 seconds |
Started | May 02 02:40:09 PM PDT 24 |
Finished | May 02 02:40:23 PM PDT 24 |
Peak memory | 264884 kb |
Host | smart-fe1b02b5-0501-47fd-8196-4b074431190a |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4130563632 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_hw_read_seed_err.4130563632 |
Directory | /workspace/16.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_hw_rma_reset.2785818343 |
Short name | T514 |
Test name | |
Test status | |
Simulation time | 40124580000 ps |
CPU time | 870.22 seconds |
Started | May 02 02:40:02 PM PDT 24 |
Finished | May 02 02:54:33 PM PDT 24 |
Peak memory | 263108 kb |
Host | smart-0b78d102-e7ff-4338-a9c7-ee84e3b7051c |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2785818343 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n ull -cm_name 16.flash_ctrl_hw_rma_reset.2785818343 |
Directory | /workspace/16.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_hw_sec_otp.2967104318 |
Short name | T566 |
Test name | |
Test status | |
Simulation time | 3579557400 ps |
CPU time | 100.08 seconds |
Started | May 02 02:40:03 PM PDT 24 |
Finished | May 02 02:41:45 PM PDT 24 |
Peak memory | 261784 kb |
Host | smart-7b4ede87-6eb6-49b6-b2ed-a049d9ca112e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2967104318 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_ hw_sec_otp.2967104318 |
Directory | /workspace/16.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_intr_rd.2561494342 |
Short name | T328 |
Test name | |
Test status | |
Simulation time | 2892704100 ps |
CPU time | 167.18 seconds |
Started | May 02 02:40:11 PM PDT 24 |
Finished | May 02 02:42:59 PM PDT 24 |
Peak memory | 293492 kb |
Host | smart-cac00f3d-3af4-45cf-81c5-5e4b7d29b638 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2561494342 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.fla sh_ctrl_intr_rd.2561494342 |
Directory | /workspace/16.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_intr_rd_slow_flash.470395496 |
Short name | T626 |
Test name | |
Test status | |
Simulation time | 9060551800 ps |
CPU time | 209.34 seconds |
Started | May 02 02:40:12 PM PDT 24 |
Finished | May 02 02:43:42 PM PDT 24 |
Peak memory | 284384 kb |
Host | smart-76949d4c-6076-4b35-81e0-abe64e3b8129 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=470395496 -assert nopostpro c +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_intr_rd_slow_flash.470395496 |
Directory | /workspace/16.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_invalid_op.3290605058 |
Short name | T705 |
Test name | |
Test status | |
Simulation time | 4031215900 ps |
CPU time | 87.54 seconds |
Started | May 02 02:40:05 PM PDT 24 |
Finished | May 02 02:41:34 PM PDT 24 |
Peak memory | 259184 kb |
Host | smart-7bbe2448-f2b4-4b7f-9474-b9d92c19c413 |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3290605058 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_o p_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_invalid_op.3 290605058 |
Directory | /workspace/16.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_lcmgr_intg.3327024999 |
Short name | T676 |
Test name | |
Test status | |
Simulation time | 45756100 ps |
CPU time | 13.46 seconds |
Started | May 02 02:40:10 PM PDT 24 |
Finished | May 02 02:40:24 PM PDT 24 |
Peak memory | 264604 kb |
Host | smart-1622b593-11c8-40e0-afd2-e5ff3bdd680f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3327024999 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 16.flash_ctrl_lcmgr_intg.3327024999 |
Directory | /workspace/16.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_mp_regions.4231568048 |
Short name | T137 |
Test name | |
Test status | |
Simulation time | 31489536800 ps |
CPU time | 1242.84 seconds |
Started | May 02 02:40:05 PM PDT 24 |
Finished | May 02 03:00:49 PM PDT 24 |
Peak memory | 273920 kb |
Host | smart-def9a03c-adb3-4e5d-8d97-189dede96fa8 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4231568048 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 16.flash_ctrl_mp_regions.4231568048 |
Directory | /workspace/16.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_otp_reset.2855776965 |
Short name | T484 |
Test name | |
Test status | |
Simulation time | 40378700 ps |
CPU time | 107.63 seconds |
Started | May 02 02:40:03 PM PDT 24 |
Finished | May 02 02:41:52 PM PDT 24 |
Peak memory | 259200 kb |
Host | smart-fd7f9efe-9391-4bca-a51f-062d58f22c8c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2855776965 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_o tp_reset.2855776965 |
Directory | /workspace/16.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_phy_arb.2990018720 |
Short name | T738 |
Test name | |
Test status | |
Simulation time | 47702500 ps |
CPU time | 150.66 seconds |
Started | May 02 02:40:13 PM PDT 24 |
Finished | May 02 02:42:45 PM PDT 24 |
Peak memory | 261672 kb |
Host | smart-d07bd220-13f0-4c2b-a70f-60c4cc271985 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2990018720 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_phy_arb.2990018720 |
Directory | /workspace/16.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_rand_ops.2909499971 |
Short name | T511 |
Test name | |
Test status | |
Simulation time | 121165400 ps |
CPU time | 308.15 seconds |
Started | May 02 02:40:03 PM PDT 24 |
Finished | May 02 02:45:12 PM PDT 24 |
Peak memory | 280524 kb |
Host | smart-86256283-a037-41d5-bee5-318a96f8b25e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2909499971 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_rand_ops.2909499971 |
Directory | /workspace/16.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_re_evict.2756574773 |
Short name | T285 |
Test name | |
Test status | |
Simulation time | 225973400 ps |
CPU time | 35.18 seconds |
Started | May 02 02:40:10 PM PDT 24 |
Finished | May 02 02:40:46 PM PDT 24 |
Peak memory | 266904 kb |
Host | smart-f80d4c4c-e64a-47bd-b4d7-52191e7a0f52 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2756574773 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.fl ash_ctrl_re_evict.2756574773 |
Directory | /workspace/16.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_ro.3675992213 |
Short name | T824 |
Test name | |
Test status | |
Simulation time | 1779979000 ps |
CPU time | 131.99 seconds |
Started | May 02 02:40:04 PM PDT 24 |
Finished | May 02 02:42:17 PM PDT 24 |
Peak memory | 288896 kb |
Host | smart-f6c0ecdc-ebeb-4018-946a-8c516f9832e4 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3675992213 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 16.flash_ctrl_ro.3675992213 |
Directory | /workspace/16.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_rw.2503172272 |
Short name | T186 |
Test name | |
Test status | |
Simulation time | 14627000600 ps |
CPU time | 476.08 seconds |
Started | May 02 02:40:10 PM PDT 24 |
Finished | May 02 02:48:07 PM PDT 24 |
Peak memory | 313888 kb |
Host | smart-04621830-6fb2-46dc-9ef0-150edd3cf92e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2503172272 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 16.flash_ctrl_rw.2503172272 |
Directory | /workspace/16.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_sec_info_access.1152267439 |
Short name | T920 |
Test name | |
Test status | |
Simulation time | 2546673200 ps |
CPU time | 56.66 seconds |
Started | May 02 02:40:09 PM PDT 24 |
Finished | May 02 02:41:07 PM PDT 24 |
Peak memory | 262432 kb |
Host | smart-8814b548-984f-47df-be49-025b0dafbd37 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1152267439 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_sec_info_access.1152267439 |
Directory | /workspace/16.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_smoke.3808191769 |
Short name | T433 |
Test name | |
Test status | |
Simulation time | 50074900 ps |
CPU time | 75.13 seconds |
Started | May 02 02:40:03 PM PDT 24 |
Finished | May 02 02:41:19 PM PDT 24 |
Peak memory | 275596 kb |
Host | smart-2ff0b9b4-b110-4de1-af9a-4186d9b36a56 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3808191769 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 16.flash_ctrl_smoke.3808191769 |
Directory | /workspace/16.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/16.flash_ctrl_wo.1089756322 |
Short name | T508 |
Test name | |
Test status | |
Simulation time | 3447077700 ps |
CPU time | 205.66 seconds |
Started | May 02 02:40:02 PM PDT 24 |
Finished | May 02 02:43:28 PM PDT 24 |
Peak memory | 259172 kb |
Host | smart-8a3a16d5-581d-4986-bed3-90bd0c99853c |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1089756322 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 16.flash_ctrl_wo.1089756322 |
Directory | /workspace/16.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_alert_test.2801675731 |
Short name | T791 |
Test name | |
Test status | |
Simulation time | 84878000 ps |
CPU time | 13.69 seconds |
Started | May 02 02:40:27 PM PDT 24 |
Finished | May 02 02:40:42 PM PDT 24 |
Peak memory | 257708 kb |
Host | smart-535f699f-ca29-48e5-9b0e-08983d2a0ca7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2801675731 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_alert_test. 2801675731 |
Directory | /workspace/17.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_connect.526223612 |
Short name | T409 |
Test name | |
Test status | |
Simulation time | 53834100 ps |
CPU time | 13.14 seconds |
Started | May 02 02:40:24 PM PDT 24 |
Finished | May 02 02:40:39 PM PDT 24 |
Peak memory | 274728 kb |
Host | smart-29f1d9e0-cff5-4d01-b080-b9af061a0052 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=526223612 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_connect.526223612 |
Directory | /workspace/17.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_disable.3828449909 |
Short name | T802 |
Test name | |
Test status | |
Simulation time | 15207200 ps |
CPU time | 21.82 seconds |
Started | May 02 02:40:25 PM PDT 24 |
Finished | May 02 02:40:48 PM PDT 24 |
Peak memory | 272944 kb |
Host | smart-5f697f41-8a35-445b-b113-6d3b22dffabf |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3828449909 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_disable.3828449909 |
Directory | /workspace/17.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_hw_prog_rma_wipe_err.2485393258 |
Short name | T29 |
Test name | |
Test status | |
Simulation time | 10110050600 ps |
CPU time | 43.31 seconds |
Started | May 02 02:40:25 PM PDT 24 |
Finished | May 02 02:41:10 PM PDT 24 |
Peak memory | 263704 kb |
Host | smart-fc41cf51-44d6-4a7a-b469-e451c90b5e97 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2485393258 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_hw_prog_rma_wipe_err.2485393258 |
Directory | /workspace/17.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_hw_read_seed_err.743630080 |
Short name | T337 |
Test name | |
Test status | |
Simulation time | 28653300 ps |
CPU time | 13.25 seconds |
Started | May 02 02:40:25 PM PDT 24 |
Finished | May 02 02:40:40 PM PDT 24 |
Peak memory | 258664 kb |
Host | smart-b7c02bfe-276c-42ae-ab4b-0ef64e45c7e1 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=743630080 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/def ault.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_hw_read_seed_err.743630080 |
Directory | /workspace/17.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_hw_rma_reset.1835844136 |
Short name | T582 |
Test name | |
Test status | |
Simulation time | 80140889200 ps |
CPU time | 812.04 seconds |
Started | May 02 02:40:18 PM PDT 24 |
Finished | May 02 02:53:51 PM PDT 24 |
Peak memory | 262392 kb |
Host | smart-757029d7-1366-40c2-b506-cef5897c6d39 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1835844136 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n ull -cm_name 17.flash_ctrl_hw_rma_reset.1835844136 |
Directory | /workspace/17.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_hw_sec_otp.4069919849 |
Short name | T527 |
Test name | |
Test status | |
Simulation time | 7767829700 ps |
CPU time | 119.5 seconds |
Started | May 02 02:40:20 PM PDT 24 |
Finished | May 02 02:42:20 PM PDT 24 |
Peak memory | 262052 kb |
Host | smart-ac46067a-0ef4-479f-8837-e8ed75e458be |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4069919849 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_ hw_sec_otp.4069919849 |
Directory | /workspace/17.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_intr_rd.3106815941 |
Short name | T718 |
Test name | |
Test status | |
Simulation time | 4465147200 ps |
CPU time | 179.7 seconds |
Started | May 02 02:40:20 PM PDT 24 |
Finished | May 02 02:43:21 PM PDT 24 |
Peak memory | 293080 kb |
Host | smart-ee8d9675-8635-48cc-9f27-10dcf8222635 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3106815941 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.fla sh_ctrl_intr_rd.3106815941 |
Directory | /workspace/17.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_intr_rd_slow_flash.72567101 |
Short name | T421 |
Test name | |
Test status | |
Simulation time | 10279494600 ps |
CPU time | 192.96 seconds |
Started | May 02 02:40:22 PM PDT 24 |
Finished | May 02 02:43:36 PM PDT 24 |
Peak memory | 292184 kb |
Host | smart-73d7c83f-f894-434f-8842-e6fd8eb17090 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=72567101 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverag e/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_intr_rd_slow_flash.72567101 |
Directory | /workspace/17.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_invalid_op.625559767 |
Short name | T536 |
Test name | |
Test status | |
Simulation time | 5624117300 ps |
CPU time | 65.62 seconds |
Started | May 02 02:40:18 PM PDT 24 |
Finished | May 02 02:41:25 PM PDT 24 |
Peak memory | 260160 kb |
Host | smart-54402291-f868-4c2b-812c-9fb5473adb71 |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=625559767 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op _vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_invalid_op.625559767 |
Directory | /workspace/17.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_lcmgr_intg.3517973358 |
Short name | T831 |
Test name | |
Test status | |
Simulation time | 15515400 ps |
CPU time | 13.83 seconds |
Started | May 02 02:40:24 PM PDT 24 |
Finished | May 02 02:40:39 PM PDT 24 |
Peak memory | 259248 kb |
Host | smart-2f55a022-a1ed-44b2-bbab-bfc6c3bdf917 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3517973358 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 17.flash_ctrl_lcmgr_intg.3517973358 |
Directory | /workspace/17.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_mp_regions.1571959356 |
Short name | T129 |
Test name | |
Test status | |
Simulation time | 49296506100 ps |
CPU time | 324.68 seconds |
Started | May 02 02:40:18 PM PDT 24 |
Finished | May 02 02:45:43 PM PDT 24 |
Peak memory | 273812 kb |
Host | smart-9f80b145-8456-4f59-a20a-e1992a49766a |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1571959356 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 17.flash_ctrl_mp_regions.1571959356 |
Directory | /workspace/17.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_otp_reset.626779597 |
Short name | T1 |
Test name | |
Test status | |
Simulation time | 79710700 ps |
CPU time | 109.48 seconds |
Started | May 02 02:40:22 PM PDT 24 |
Finished | May 02 02:42:12 PM PDT 24 |
Peak memory | 260352 kb |
Host | smart-bffc4389-dfb0-4e30-a8be-6366d7e877fa |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=626779597 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_ot p_reset.626779597 |
Directory | /workspace/17.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_phy_arb.998220522 |
Short name | T619 |
Test name | |
Test status | |
Simulation time | 28188600 ps |
CPU time | 65.75 seconds |
Started | May 02 02:40:18 PM PDT 24 |
Finished | May 02 02:41:25 PM PDT 24 |
Peak memory | 261644 kb |
Host | smart-1665c41f-40e5-4a8c-9bcc-3e58f764869c |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=998220522 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en _cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_phy_arb.998220522 |
Directory | /workspace/17.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_rand_ops.2851371184 |
Short name | T597 |
Test name | |
Test status | |
Simulation time | 473216800 ps |
CPU time | 346.39 seconds |
Started | May 02 02:40:17 PM PDT 24 |
Finished | May 02 02:46:05 PM PDT 24 |
Peak memory | 279204 kb |
Host | smart-5ca71eae-68b8-421d-94bf-5b6635e88a54 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2851371184 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_rand_ops.2851371184 |
Directory | /workspace/17.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_re_evict.1855137264 |
Short name | T925 |
Test name | |
Test status | |
Simulation time | 257658600 ps |
CPU time | 36.76 seconds |
Started | May 02 02:40:25 PM PDT 24 |
Finished | May 02 02:41:03 PM PDT 24 |
Peak memory | 275080 kb |
Host | smart-e9dbc019-64b3-4030-abd6-41154a641afb |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1855137264 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.fl ash_ctrl_re_evict.1855137264 |
Directory | /workspace/17.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_ro.779270424 |
Short name | T591 |
Test name | |
Test status | |
Simulation time | 1276587200 ps |
CPU time | 104.72 seconds |
Started | May 02 02:40:20 PM PDT 24 |
Finished | May 02 02:42:06 PM PDT 24 |
Peak memory | 288772 kb |
Host | smart-3b691af1-b4eb-4132-b589-ddf884ab9a55 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=779270424 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /d ev/null -cm_name 17.flash_ctrl_ro.779270424 |
Directory | /workspace/17.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_rw.3821294820 |
Short name | T781 |
Test name | |
Test status | |
Simulation time | 10610640000 ps |
CPU time | 518.08 seconds |
Started | May 02 02:40:18 PM PDT 24 |
Finished | May 02 02:48:57 PM PDT 24 |
Peak memory | 309160 kb |
Host | smart-6f20a063-3b52-4ea1-99d9-1e7c85265f8e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3821294820 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 17.flash_ctrl_rw.3821294820 |
Directory | /workspace/17.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_sec_info_access.366608565 |
Short name | T623 |
Test name | |
Test status | |
Simulation time | 720084000 ps |
CPU time | 54.89 seconds |
Started | May 02 02:40:29 PM PDT 24 |
Finished | May 02 02:41:25 PM PDT 24 |
Peak memory | 262680 kb |
Host | smart-19d6d1a3-3910-4e20-bb0c-edf37a831d92 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=366608565 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_sec_info_access.366608565 |
Directory | /workspace/17.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_smoke.278538933 |
Short name | T517 |
Test name | |
Test status | |
Simulation time | 108098200 ps |
CPU time | 99.21 seconds |
Started | May 02 02:40:10 PM PDT 24 |
Finished | May 02 02:41:50 PM PDT 24 |
Peak memory | 274668 kb |
Host | smart-ca79225a-b97d-40aa-adfe-0f275546bcf8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=278538933 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 17.flash_ctrl_smoke.278538933 |
Directory | /workspace/17.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/17.flash_ctrl_wo.1637518160 |
Short name | T826 |
Test name | |
Test status | |
Simulation time | 3541004900 ps |
CPU time | 188.7 seconds |
Started | May 02 02:40:20 PM PDT 24 |
Finished | May 02 02:43:29 PM PDT 24 |
Peak memory | 258624 kb |
Host | smart-2d9b09c9-7791-49cc-b545-bad2b993cd92 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1637518160 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 17.flash_ctrl_wo.1637518160 |
Directory | /workspace/17.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_alert_test.423258236 |
Short name | T712 |
Test name | |
Test status | |
Simulation time | 122128500 ps |
CPU time | 13.75 seconds |
Started | May 02 02:40:39 PM PDT 24 |
Finished | May 02 02:40:55 PM PDT 24 |
Peak memory | 264624 kb |
Host | smart-6d148e3a-870f-4c9a-bf6b-e4b9a8d2dc82 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=423258236 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_alert_test.423258236 |
Directory | /workspace/18.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_connect.2875987357 |
Short name | T450 |
Test name | |
Test status | |
Simulation time | 15925100 ps |
CPU time | 16.16 seconds |
Started | May 02 02:40:40 PM PDT 24 |
Finished | May 02 02:40:58 PM PDT 24 |
Peak memory | 275652 kb |
Host | smart-5d89a971-808e-4956-b4da-9debc0d762ff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2875987357 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_connect.2875987357 |
Directory | /workspace/18.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_disable.2470230186 |
Short name | T49 |
Test name | |
Test status | |
Simulation time | 15823500 ps |
CPU time | 22.51 seconds |
Started | May 02 02:40:41 PM PDT 24 |
Finished | May 02 02:41:05 PM PDT 24 |
Peak memory | 272956 kb |
Host | smart-5c2fe015-4bab-4f1b-8dfb-ffdc15e2d2fe |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2470230186 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_disable.2470230186 |
Directory | /workspace/18.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_hw_prog_rma_wipe_err.1573846876 |
Short name | T679 |
Test name | |
Test status | |
Simulation time | 10029111000 ps |
CPU time | 72.16 seconds |
Started | May 02 02:40:39 PM PDT 24 |
Finished | May 02 02:41:53 PM PDT 24 |
Peak memory | 305892 kb |
Host | smart-1ee12fd7-eeb2-4883-86d8-4202baaa5f4a |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1573846876 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_hw_prog_rma_wipe_err.1573846876 |
Directory | /workspace/18.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_hw_read_seed_err.3400096923 |
Short name | T430 |
Test name | |
Test status | |
Simulation time | 88059100 ps |
CPU time | 13.84 seconds |
Started | May 02 02:40:41 PM PDT 24 |
Finished | May 02 02:40:56 PM PDT 24 |
Peak memory | 257952 kb |
Host | smart-c98b1919-b384-45d2-b028-7b26f45969fe |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3400096923 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_hw_read_seed_err.3400096923 |
Directory | /workspace/18.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_hw_rma_reset.2464920072 |
Short name | T768 |
Test name | |
Test status | |
Simulation time | 80152331000 ps |
CPU time | 841.98 seconds |
Started | May 02 02:40:27 PM PDT 24 |
Finished | May 02 02:54:30 PM PDT 24 |
Peak memory | 263532 kb |
Host | smart-c51bb308-bd31-4414-aaaf-94692ea4218b |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2464920072 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n ull -cm_name 18.flash_ctrl_hw_rma_reset.2464920072 |
Directory | /workspace/18.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_hw_sec_otp.4153041075 |
Short name | T447 |
Test name | |
Test status | |
Simulation time | 8143700700 ps |
CPU time | 87.88 seconds |
Started | May 02 02:40:25 PM PDT 24 |
Finished | May 02 02:41:54 PM PDT 24 |
Peak memory | 261952 kb |
Host | smart-99fd78d5-941e-443e-ae50-4ddfc7adada2 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4153041075 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_ hw_sec_otp.4153041075 |
Directory | /workspace/18.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_intr_rd.4143659143 |
Short name | T605 |
Test name | |
Test status | |
Simulation time | 5070727600 ps |
CPU time | 170.02 seconds |
Started | May 02 02:40:32 PM PDT 24 |
Finished | May 02 02:43:23 PM PDT 24 |
Peak memory | 292392 kb |
Host | smart-c2b9487f-1bf1-498b-8ac8-5538494de0d1 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4143659143 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.fla sh_ctrl_intr_rd.4143659143 |
Directory | /workspace/18.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_intr_rd_slow_flash.2005906556 |
Short name | T542 |
Test name | |
Test status | |
Simulation time | 76024415800 ps |
CPU time | 212.55 seconds |
Started | May 02 02:40:32 PM PDT 24 |
Finished | May 02 02:44:06 PM PDT 24 |
Peak memory | 284296 kb |
Host | smart-c389fbbd-e4c7-4723-9f44-9e007a5764d9 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2005906556 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_intr_rd_slow_flash.2005906556 |
Directory | /workspace/18.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_invalid_op.2149954677 |
Short name | T512 |
Test name | |
Test status | |
Simulation time | 12464941200 ps |
CPU time | 65.14 seconds |
Started | May 02 02:40:31 PM PDT 24 |
Finished | May 02 02:41:37 PM PDT 24 |
Peak memory | 260068 kb |
Host | smart-04c1fa88-a130-4392-b574-6151ccd936e3 |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2149954677 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_o p_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_invalid_op.2 149954677 |
Directory | /workspace/18.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_lcmgr_intg.2942927792 |
Short name | T221 |
Test name | |
Test status | |
Simulation time | 46589900 ps |
CPU time | 13.36 seconds |
Started | May 02 02:40:40 PM PDT 24 |
Finished | May 02 02:40:55 PM PDT 24 |
Peak memory | 259132 kb |
Host | smart-4ff7eee7-0450-4967-a3e3-1e184d8d8226 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2942927792 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 18.flash_ctrl_lcmgr_intg.2942927792 |
Directory | /workspace/18.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_mp_regions.4165479230 |
Short name | T148 |
Test name | |
Test status | |
Simulation time | 37494218500 ps |
CPU time | 298.92 seconds |
Started | May 02 02:40:32 PM PDT 24 |
Finished | May 02 02:45:32 PM PDT 24 |
Peak memory | 272928 kb |
Host | smart-9c931e69-bd20-47ab-9396-8b330ec065a4 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4165479230 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 18.flash_ctrl_mp_regions.4165479230 |
Directory | /workspace/18.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_otp_reset.734281084 |
Short name | T574 |
Test name | |
Test status | |
Simulation time | 77212300 ps |
CPU time | 108.18 seconds |
Started | May 02 02:40:23 PM PDT 24 |
Finished | May 02 02:42:13 PM PDT 24 |
Peak memory | 259384 kb |
Host | smart-1c983efc-ec99-4f6c-b503-bc9e2cc899c4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=734281084 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_ot p_reset.734281084 |
Directory | /workspace/18.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_phy_arb.1468839036 |
Short name | T728 |
Test name | |
Test status | |
Simulation time | 44460086800 ps |
CPU time | 529.9 seconds |
Started | May 02 02:40:26 PM PDT 24 |
Finished | May 02 02:49:18 PM PDT 24 |
Peak memory | 260992 kb |
Host | smart-5477485f-469c-4d53-866d-07e0b8520bfc |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1468839036 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_phy_arb.1468839036 |
Directory | /workspace/18.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_rand_ops.3737332275 |
Short name | T906 |
Test name | |
Test status | |
Simulation time | 164129600 ps |
CPU time | 1303.8 seconds |
Started | May 02 02:40:23 PM PDT 24 |
Finished | May 02 03:02:08 PM PDT 24 |
Peak memory | 285584 kb |
Host | smart-95bb0a39-6509-45ac-9f5a-809949e08441 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3737332275 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_rand_ops.3737332275 |
Directory | /workspace/18.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_re_evict.1914233607 |
Short name | T935 |
Test name | |
Test status | |
Simulation time | 104632000 ps |
CPU time | 33.19 seconds |
Started | May 02 02:40:38 PM PDT 24 |
Finished | May 02 02:41:12 PM PDT 24 |
Peak memory | 273052 kb |
Host | smart-94fa5dda-8cee-4257-bce0-d899fe9359f3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1914233607 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.fl ash_ctrl_re_evict.1914233607 |
Directory | /workspace/18.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_ro.2320748828 |
Short name | T165 |
Test name | |
Test status | |
Simulation time | 2691424400 ps |
CPU time | 117.52 seconds |
Started | May 02 02:40:32 PM PDT 24 |
Finished | May 02 02:42:31 PM PDT 24 |
Peak memory | 288828 kb |
Host | smart-7ced6608-fe7f-4274-a4f0-a19633427551 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2320748828 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 18.flash_ctrl_ro.2320748828 |
Directory | /workspace/18.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_rw.2631575917 |
Short name | T814 |
Test name | |
Test status | |
Simulation time | 4673766600 ps |
CPU time | 589.89 seconds |
Started | May 02 02:40:33 PM PDT 24 |
Finished | May 02 02:50:23 PM PDT 24 |
Peak memory | 313940 kb |
Host | smart-f356b3ed-984a-4a56-8f8f-9f5fe4010ed3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2631575917 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 18.flash_ctrl_rw.2631575917 |
Directory | /workspace/18.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_sec_info_access.3279061773 |
Short name | T368 |
Test name | |
Test status | |
Simulation time | 13956432900 ps |
CPU time | 64.37 seconds |
Started | May 02 02:40:39 PM PDT 24 |
Finished | May 02 02:41:45 PM PDT 24 |
Peak memory | 263880 kb |
Host | smart-1b5b52b5-cb88-4821-ac02-628e1e33b8af |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3279061773 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_sec_info_access.3279061773 |
Directory | /workspace/18.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_smoke.940422860 |
Short name | T541 |
Test name | |
Test status | |
Simulation time | 33939500 ps |
CPU time | 51.56 seconds |
Started | May 02 02:40:24 PM PDT 24 |
Finished | May 02 02:41:17 PM PDT 24 |
Peak memory | 269812 kb |
Host | smart-d04a443e-737f-4207-a3fd-d46de3181222 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=940422860 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 18.flash_ctrl_smoke.940422860 |
Directory | /workspace/18.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/18.flash_ctrl_wo.2761997270 |
Short name | T138 |
Test name | |
Test status | |
Simulation time | 16742924400 ps |
CPU time | 157.3 seconds |
Started | May 02 02:40:36 PM PDT 24 |
Finished | May 02 02:43:14 PM PDT 24 |
Peak memory | 259044 kb |
Host | smart-f5d664e5-15ff-43d3-93ef-868345844f79 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2761997270 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 18.flash_ctrl_wo.2761997270 |
Directory | /workspace/18.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_alert_test.1736806537 |
Short name | T917 |
Test name | |
Test status | |
Simulation time | 71758500 ps |
CPU time | 13.74 seconds |
Started | May 02 02:40:55 PM PDT 24 |
Finished | May 02 02:41:11 PM PDT 24 |
Peak memory | 257656 kb |
Host | smart-b788bcb8-0720-4489-a2d2-24c57cc6891e |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1736806537 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_alert_test. 1736806537 |
Directory | /workspace/19.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_connect.1555853547 |
Short name | T198 |
Test name | |
Test status | |
Simulation time | 25648000 ps |
CPU time | 15.61 seconds |
Started | May 02 02:40:55 PM PDT 24 |
Finished | May 02 02:41:12 PM PDT 24 |
Peak memory | 275364 kb |
Host | smart-df4d03e7-180d-4619-a400-e1346cde3e8c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1555853547 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_connect.1555853547 |
Directory | /workspace/19.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_hw_prog_rma_wipe_err.2820708592 |
Short name | T296 |
Test name | |
Test status | |
Simulation time | 10011919300 ps |
CPU time | 101.44 seconds |
Started | May 02 02:40:58 PM PDT 24 |
Finished | May 02 02:42:40 PM PDT 24 |
Peak memory | 287748 kb |
Host | smart-595b2b1f-b766-4d90-a621-f20859599f42 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2820708592 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_hw_prog_rma_wipe_err.2820708592 |
Directory | /workspace/19.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_hw_read_seed_err.1003893901 |
Short name | T861 |
Test name | |
Test status | |
Simulation time | 54884300 ps |
CPU time | 13.2 seconds |
Started | May 02 02:40:55 PM PDT 24 |
Finished | May 02 02:41:09 PM PDT 24 |
Peak memory | 257936 kb |
Host | smart-80d8061f-3ff3-4a1a-bb90-f0f45359b65e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1003893901 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_hw_read_seed_err.1003893901 |
Directory | /workspace/19.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_hw_rma_reset.1411749131 |
Short name | T95 |
Test name | |
Test status | |
Simulation time | 160187616700 ps |
CPU time | 940.85 seconds |
Started | May 02 02:40:39 PM PDT 24 |
Finished | May 02 02:56:22 PM PDT 24 |
Peak memory | 264388 kb |
Host | smart-1c9e405a-3f3d-48d6-8261-4015db59f4e5 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1411749131 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n ull -cm_name 19.flash_ctrl_hw_rma_reset.1411749131 |
Directory | /workspace/19.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_hw_sec_otp.1901142375 |
Short name | T385 |
Test name | |
Test status | |
Simulation time | 12331035900 ps |
CPU time | 165.98 seconds |
Started | May 02 02:40:38 PM PDT 24 |
Finished | May 02 02:43:25 PM PDT 24 |
Peak memory | 262060 kb |
Host | smart-cc946e29-26c1-4b8b-80ff-3432d1752e42 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1901142375 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_ hw_sec_otp.1901142375 |
Directory | /workspace/19.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_intr_rd.642157959 |
Short name | T869 |
Test name | |
Test status | |
Simulation time | 4434421800 ps |
CPU time | 174.06 seconds |
Started | May 02 02:40:38 PM PDT 24 |
Finished | May 02 02:43:33 PM PDT 24 |
Peak memory | 284136 kb |
Host | smart-33ec6e08-ce50-4244-aa50-25f1b9aee2d2 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=642157959 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SE Q=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.flas h_ctrl_intr_rd.642157959 |
Directory | /workspace/19.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_intr_rd_slow_flash.2277723366 |
Short name | T329 |
Test name | |
Test status | |
Simulation time | 9363431600 ps |
CPU time | 247.66 seconds |
Started | May 02 02:40:40 PM PDT 24 |
Finished | May 02 02:44:49 PM PDT 24 |
Peak memory | 290376 kb |
Host | smart-f89a2fe9-1e3e-4ca0-b3d6-f4b854b0dd16 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2277723366 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_intr_rd_slow_flash.2277723366 |
Directory | /workspace/19.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_invalid_op.1553876748 |
Short name | T301 |
Test name | |
Test status | |
Simulation time | 3251010300 ps |
CPU time | 59.78 seconds |
Started | May 02 02:40:40 PM PDT 24 |
Finished | May 02 02:41:42 PM PDT 24 |
Peak memory | 262884 kb |
Host | smart-03f19b9b-f480-44d7-9e61-05d94aa0ff6e |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1553876748 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_o p_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_invalid_op.1 553876748 |
Directory | /workspace/19.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_lcmgr_intg.525475281 |
Short name | T242 |
Test name | |
Test status | |
Simulation time | 15404800 ps |
CPU time | 13.38 seconds |
Started | May 02 02:40:56 PM PDT 24 |
Finished | May 02 02:41:11 PM PDT 24 |
Peak memory | 259148 kb |
Host | smart-4a4b5f70-940f-4e83-b400-4993c444702e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=525475281 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.v db -cm_log /dev/null -cm_name 19.flash_ctrl_lcmgr_intg.525475281 |
Directory | /workspace/19.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_otp_reset.474253223 |
Short name | T942 |
Test name | |
Test status | |
Simulation time | 74980200 ps |
CPU time | 109.01 seconds |
Started | May 02 02:40:38 PM PDT 24 |
Finished | May 02 02:42:28 PM PDT 24 |
Peak memory | 259300 kb |
Host | smart-f4efa918-23ea-44c0-aab5-573f7241490a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=474253223 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_ot p_reset.474253223 |
Directory | /workspace/19.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_phy_arb.2450347568 |
Short name | T596 |
Test name | |
Test status | |
Simulation time | 70295800 ps |
CPU time | 149.3 seconds |
Started | May 02 02:40:39 PM PDT 24 |
Finished | May 02 02:43:10 PM PDT 24 |
Peak memory | 261772 kb |
Host | smart-5f02034a-8794-4a4e-a6cf-d7dc6761f25a |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2450347568 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_phy_arb.2450347568 |
Directory | /workspace/19.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_rand_ops.710641590 |
Short name | T396 |
Test name | |
Test status | |
Simulation time | 159104600 ps |
CPU time | 17.85 seconds |
Started | May 02 02:40:38 PM PDT 24 |
Finished | May 02 02:40:57 PM PDT 24 |
Peak memory | 261624 kb |
Host | smart-e8355b90-4fda-4e29-9602-dd52780d6de6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=710641590 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_rand_ops.710641590 |
Directory | /workspace/19.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_re_evict.2814667794 |
Short name | T744 |
Test name | |
Test status | |
Simulation time | 256176900 ps |
CPU time | 33.77 seconds |
Started | May 02 02:40:50 PM PDT 24 |
Finished | May 02 02:41:25 PM PDT 24 |
Peak memory | 272976 kb |
Host | smart-6503daac-fd30-441b-afa0-6842e673fae4 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2814667794 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.fl ash_ctrl_re_evict.2814667794 |
Directory | /workspace/19.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_rw.4262806987 |
Short name | T792 |
Test name | |
Test status | |
Simulation time | 9081357400 ps |
CPU time | 593.7 seconds |
Started | May 02 02:40:39 PM PDT 24 |
Finished | May 02 02:50:35 PM PDT 24 |
Peak memory | 313340 kb |
Host | smart-e5413e68-16c9-4c56-92c4-bf75586f879f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4262806987 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 19.flash_ctrl_rw.4262806987 |
Directory | /workspace/19.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_sec_info_access.974231847 |
Short name | T687 |
Test name | |
Test status | |
Simulation time | 1422222700 ps |
CPU time | 68.37 seconds |
Started | May 02 02:40:48 PM PDT 24 |
Finished | May 02 02:41:58 PM PDT 24 |
Peak memory | 261980 kb |
Host | smart-2800a6dd-ab8a-4981-b2f3-8c961b3976f7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=974231847 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_sec_info_access.974231847 |
Directory | /workspace/19.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_smoke.1660038410 |
Short name | T922 |
Test name | |
Test status | |
Simulation time | 92822300 ps |
CPU time | 98.82 seconds |
Started | May 02 02:40:41 PM PDT 24 |
Finished | May 02 02:42:21 PM PDT 24 |
Peak memory | 275656 kb |
Host | smart-004f8c0f-2a37-4cfd-9741-2c9279999893 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1660038410 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 19.flash_ctrl_smoke.1660038410 |
Directory | /workspace/19.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/19.flash_ctrl_wo.712786631 |
Short name | T611 |
Test name | |
Test status | |
Simulation time | 4458543500 ps |
CPU time | 163.34 seconds |
Started | May 02 02:40:41 PM PDT 24 |
Finished | May 02 02:43:25 PM PDT 24 |
Peak memory | 258524 kb |
Host | smart-835d6490-212d-45ec-9c22-e0e24be5dc68 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=712786631 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/ null -cm_name 19.flash_ctrl_wo.712786631 |
Directory | /workspace/19.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_alert_test.3844011720 |
Short name | T389 |
Test name | |
Test status | |
Simulation time | 63447700 ps |
CPU time | 13.48 seconds |
Started | May 02 02:36:23 PM PDT 24 |
Finished | May 02 02:36:39 PM PDT 24 |
Peak memory | 264556 kb |
Host | smart-d9068be8-4515-490e-855d-f54c990893a9 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3844011720 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_alert_test.3 844011720 |
Directory | /workspace/2.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_config_regwen.2903863610 |
Short name | T260 |
Test name | |
Test status | |
Simulation time | 65291600 ps |
CPU time | 13.97 seconds |
Started | May 02 02:36:17 PM PDT 24 |
Finished | May 02 02:36:32 PM PDT 24 |
Peak memory | 264624 kb |
Host | smart-e25245f9-430b-413a-a39a-13bff8ed34d0 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -u cli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2903863610 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SE Q=flash_ctrl_config_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2 .flash_ctrl_config_regwen.2903863610 |
Directory | /workspace/2.flash_ctrl_config_regwen/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_connect.3442876185 |
Short name | T891 |
Test name | |
Test status | |
Simulation time | 61127300 ps |
CPU time | 15.76 seconds |
Started | May 02 02:36:15 PM PDT 24 |
Finished | May 02 02:36:32 PM PDT 24 |
Peak memory | 274524 kb |
Host | smart-4a624900-1346-4ec7-bf74-92e23d2e6810 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3442876185 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_connect.3442876185 |
Directory | /workspace/2.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_erase_suspend.3555135495 |
Short name | T158 |
Test name | |
Test status | |
Simulation time | 14198145200 ps |
CPU time | 484.47 seconds |
Started | May 02 02:35:57 PM PDT 24 |
Finished | May 02 02:44:03 PM PDT 24 |
Peak memory | 260452 kb |
Host | smart-460cd8f7-804e-4151-b919-cedd5ed28395 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3555135495 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_erase_suspend_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_erase_suspend.3555135495 |
Directory | /workspace/2.flash_ctrl_erase_suspend/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_error_mp.1532725590 |
Short name | T793 |
Test name | |
Test status | |
Simulation time | 16239044600 ps |
CPU time | 2221.46 seconds |
Started | May 02 02:36:04 PM PDT 24 |
Finished | May 02 03:13:08 PM PDT 24 |
Peak memory | 263932 kb |
Host | smart-2dabd08f-579f-46ba-b633-6f7cd6749f55 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1532725590 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_err or_mp.1532725590 |
Directory | /workspace/2.flash_ctrl_error_mp/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_error_prog_type.1727895771 |
Short name | T654 |
Test name | |
Test status | |
Simulation time | 410664700 ps |
CPU time | 1822.16 seconds |
Started | May 02 02:36:02 PM PDT 24 |
Finished | May 02 03:06:27 PM PDT 24 |
Peak memory | 264424 kb |
Host | smart-f031083f-7c22-44e3-ac35-9986536b48b0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1727895771 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_type_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_error_prog_type.1727895771 |
Directory | /workspace/2.flash_ctrl_error_prog_type/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_error_prog_win.976580999 |
Short name | T543 |
Test name | |
Test status | |
Simulation time | 884714900 ps |
CPU time | 889.14 seconds |
Started | May 02 02:36:04 PM PDT 24 |
Finished | May 02 02:50:55 PM PDT 24 |
Peak memory | 272732 kb |
Host | smart-4657c3c4-dbcc-45ce-a23d-5b0e917cb1d3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=976580999 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 - cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_error_prog_win.976580999 |
Directory | /workspace/2.flash_ctrl_error_prog_win/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_fetch_code.1280129095 |
Short name | T82 |
Test name | |
Test status | |
Simulation time | 300496900 ps |
CPU time | 21.04 seconds |
Started | May 02 02:35:57 PM PDT 24 |
Finished | May 02 02:36:19 PM PDT 24 |
Peak memory | 264476 kb |
Host | smart-7c611cb3-4987-476a-8b6c-38da3aedfc37 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1280129095 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_fetch_code.1280129095 |
Directory | /workspace/2.flash_ctrl_fetch_code/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_fs_sup.1528669821 |
Short name | T79 |
Test name | |
Test status | |
Simulation time | 1768785300 ps |
CPU time | 29.58 seconds |
Started | May 02 02:36:16 PM PDT 24 |
Finished | May 02 02:36:47 PM PDT 24 |
Peak memory | 272840 kb |
Host | smart-dec6eaa0-e3c5-4322-8632-d4ca976181c1 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +en_all_info_acc=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=U VM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1528669821 -assert nopostproc +UVM_TESTNAME=flash_ctrl_bas e_test +UVM_TEST_SEQ=flash_ctrl_filesystem_support_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_ log /dev/null -cm_name 2.flash_ctrl_fs_sup.1528669821 |
Directory | /workspace/2.flash_ctrl_fs_sup/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_full_mem_access.1062514609 |
Short name | T150 |
Test name | |
Test status | |
Simulation time | 325541792000 ps |
CPU time | 2765.63 seconds |
Started | May 02 02:36:02 PM PDT 24 |
Finished | May 02 03:22:10 PM PDT 24 |
Peak memory | 264536 kb |
Host | smart-66b56251-3ee2-4f20-8cda-446126696061 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=500_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1062514609 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_full_mem_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_c trl_full_mem_access.1062514609 |
Directory | /workspace/2.flash_ctrl_full_mem_access/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_host_dir_rd.1949740931 |
Short name | T495 |
Test name | |
Test status | |
Simulation time | 77128200 ps |
CPU time | 58.01 seconds |
Started | May 02 02:35:53 PM PDT 24 |
Finished | May 02 02:36:52 PM PDT 24 |
Peak memory | 261784 kb |
Host | smart-6fcc250f-897e-404c-b1e1-23be4b93fcb3 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=1949740931 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_host_dir_rd_vse q +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_host_dir_rd.1949740931 |
Directory | /workspace/2.flash_ctrl_host_dir_rd/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_hw_prog_rma_wipe_err.4150373627 |
Short name | T607 |
Test name | |
Test status | |
Simulation time | 10045580600 ps |
CPU time | 47.67 seconds |
Started | May 02 02:36:22 PM PDT 24 |
Finished | May 02 02:37:12 PM PDT 24 |
Peak memory | 276732 kb |
Host | smart-f145bac7-6747-4bbb-b004-cae3d0010194 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4150373627 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_hw_prog_rma_wipe_err.4150373627 |
Directory | /workspace/2.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_hw_read_seed_err.4034397282 |
Short name | T160 |
Test name | |
Test status | |
Simulation time | 15737100 ps |
CPU time | 13.56 seconds |
Started | May 02 02:36:29 PM PDT 24 |
Finished | May 02 02:36:45 PM PDT 24 |
Peak memory | 257764 kb |
Host | smart-871f5b39-467b-465d-ad8c-9a2d8139e354 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4034397282 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_hw_read_seed_err.4034397282 |
Directory | /workspace/2.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_hw_rma.2820852473 |
Short name | T115 |
Test name | |
Test status | |
Simulation time | 338366117800 ps |
CPU time | 1793.28 seconds |
Started | May 02 02:35:55 PM PDT 24 |
Finished | May 02 03:05:50 PM PDT 24 |
Peak memory | 262736 kb |
Host | smart-9a37f032-d032-4282-b4aa-9cd9ff1db723 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2820852473 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -c m_name 2.flash_ctrl_hw_rma.2820852473 |
Directory | /workspace/2.flash_ctrl_hw_rma/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_hw_rma_reset.4032651805 |
Short name | T28 |
Test name | |
Test status | |
Simulation time | 40122184400 ps |
CPU time | 780.17 seconds |
Started | May 02 02:35:54 PM PDT 24 |
Finished | May 02 02:48:56 PM PDT 24 |
Peak memory | 263692 kb |
Host | smart-a0db0069-b5c1-4c6c-8b53-e271ee447043 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4032651805 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n ull -cm_name 2.flash_ctrl_hw_rma_reset.4032651805 |
Directory | /workspace/2.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_hw_sec_otp.420236461 |
Short name | T943 |
Test name | |
Test status | |
Simulation time | 881930000 ps |
CPU time | 78.51 seconds |
Started | May 02 02:35:56 PM PDT 24 |
Finished | May 02 02:37:16 PM PDT 24 |
Peak memory | 261396 kb |
Host | smart-f17ffe16-17a6-422e-a451-7e58ec070419 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=420236461 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_hw _sec_otp.420236461 |
Directory | /workspace/2.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_intr_rd.1348292684 |
Short name | T331 |
Test name | |
Test status | |
Simulation time | 1229152600 ps |
CPU time | 168.65 seconds |
Started | May 02 02:36:01 PM PDT 24 |
Finished | May 02 02:38:51 PM PDT 24 |
Peak memory | 292492 kb |
Host | smart-fcca2cf0-1c5c-42c0-8ba3-487d3b7f4fbd |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1348292684 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flas h_ctrl_intr_rd.1348292684 |
Directory | /workspace/2.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_intr_rd_slow_flash.3042797315 |
Short name | T895 |
Test name | |
Test status | |
Simulation time | 7685381000 ps |
CPU time | 183.11 seconds |
Started | May 02 02:36:02 PM PDT 24 |
Finished | May 02 02:39:08 PM PDT 24 |
Peak memory | 290348 kb |
Host | smart-1166718c-3c1d-4c67-beea-c6733ce60c42 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3042797315 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_intr_rd_slow_flash.3042797315 |
Directory | /workspace/2.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_invalid_op.322956350 |
Short name | T141 |
Test name | |
Test status | |
Simulation time | 1008635200 ps |
CPU time | 90.1 seconds |
Started | May 02 02:36:02 PM PDT 24 |
Finished | May 02 02:37:34 PM PDT 24 |
Peak memory | 262844 kb |
Host | smart-aa6facd0-0595-4277-8a5e-884dfb3e015f |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=322956350 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op _vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_invalid_op.322956350 |
Directory | /workspace/2.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_lcmgr_intg.506523703 |
Short name | T496 |
Test name | |
Test status | |
Simulation time | 15697200 ps |
CPU time | 13.49 seconds |
Started | May 02 02:36:25 PM PDT 24 |
Finished | May 02 02:36:40 PM PDT 24 |
Peak memory | 264648 kb |
Host | smart-77ad7627-fbb8-47aa-b3b0-be868ecc71d5 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=506523703 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.v db -cm_log /dev/null -cm_name 2.flash_ctrl_lcmgr_intg.506523703 |
Directory | /workspace/2.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_mid_op_rst.1541843601 |
Short name | T928 |
Test name | |
Test status | |
Simulation time | 1328841400 ps |
CPU time | 70.32 seconds |
Started | May 02 02:36:03 PM PDT 24 |
Finished | May 02 02:37:15 PM PDT 24 |
Peak memory | 259172 kb |
Host | smart-1beba793-b30b-4132-93f6-b60390c5871b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1541843601 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mid_op_rst_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_mid_op_rst.1541843601 |
Directory | /workspace/2.flash_ctrl_mid_op_rst/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_mp_regions.1898704031 |
Short name | T797 |
Test name | |
Test status | |
Simulation time | 15149620400 ps |
CPU time | 265.46 seconds |
Started | May 02 02:35:57 PM PDT 24 |
Finished | May 02 02:40:24 PM PDT 24 |
Peak memory | 273740 kb |
Host | smart-b31d2fb7-6005-4aa5-92a1-4aa3e392e655 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1898704031 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 2.flash_ctrl_mp_regions.1898704031 |
Directory | /workspace/2.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_otp_reset.1381499012 |
Short name | T518 |
Test name | |
Test status | |
Simulation time | 169615000 ps |
CPU time | 130.44 seconds |
Started | May 02 02:35:54 PM PDT 24 |
Finished | May 02 02:38:06 PM PDT 24 |
Peak memory | 259256 kb |
Host | smart-6088ac41-fc76-412d-9a34-16a244143254 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1381499012 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_ot p_reset.1381499012 |
Directory | /workspace/2.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_phy_arb.4186226589 |
Short name | T862 |
Test name | |
Test status | |
Simulation time | 303903400 ps |
CPU time | 385.68 seconds |
Started | May 02 02:35:54 PM PDT 24 |
Finished | May 02 02:42:22 PM PDT 24 |
Peak memory | 261708 kb |
Host | smart-f8e08b32-11ed-47a0-9959-a55108b45824 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4186226589 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_phy_arb.4186226589 |
Directory | /workspace/2.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_phy_host_grant_err.2669986509 |
Short name | T178 |
Test name | |
Test status | |
Simulation time | 15950100 ps |
CPU time | 14.11 seconds |
Started | May 02 02:36:16 PM PDT 24 |
Finished | May 02 02:36:31 PM PDT 24 |
Peak memory | 261876 kb |
Host | smart-d9fe38d9-6764-4af6-a75f-9ebe8249635c |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=50 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentatio n_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2669986509 -a ssert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_host_grant_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_phy_host_grant_err.2669986509 |
Directory | /workspace/2.flash_ctrl_phy_host_grant_err/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_rand_ops.2628184835 |
Short name | T748 |
Test name | |
Test status | |
Simulation time | 326393700 ps |
CPU time | 1072.16 seconds |
Started | May 02 02:35:54 PM PDT 24 |
Finished | May 02 02:53:48 PM PDT 24 |
Peak memory | 281756 kb |
Host | smart-595e8229-980f-4262-833e-3bf1400a8b8a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2628184835 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_rand_ops.2628184835 |
Directory | /workspace/2.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_rd_buff_evict.3418958361 |
Short name | T289 |
Test name | |
Test status | |
Simulation time | 646966400 ps |
CPU time | 99.54 seconds |
Started | May 02 02:35:55 PM PDT 24 |
Finished | May 02 02:37:37 PM PDT 24 |
Peak memory | 264380 kb |
Host | smart-5b5edc07-1048-434f-87e6-cc6693927be6 |
User | root |
Command | /workspace/default/simv +en_cov=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3418958361 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rd_buff_evict_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_rd_buff_evict.3418958361 |
Directory | /workspace/2.flash_ctrl_rd_buff_evict/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_rd_intg.1813371294 |
Short name | T571 |
Test name | |
Test status | |
Simulation time | 114567900 ps |
CPU time | 32.24 seconds |
Started | May 02 02:36:10 PM PDT 24 |
Finished | May 02 02:36:44 PM PDT 24 |
Peak memory | 271016 kb |
Host | smart-92a90c76-5476-4956-a2b7-ebc35fea0e2a |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +otf_num_hr=100 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM _LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1813371294 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_ test +UVM_TEST_SEQ=flash_ctrl_rd_path_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 2.flash_ctrl_rd_intg.1813371294 |
Directory | /workspace/2.flash_ctrl_rd_intg/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_re_evict.3171639564 |
Short name | T522 |
Test name | |
Test status | |
Simulation time | 405321700 ps |
CPU time | 34.27 seconds |
Started | May 02 02:36:08 PM PDT 24 |
Finished | May 02 02:36:45 PM PDT 24 |
Peak memory | 273084 kb |
Host | smart-57a8de7a-5f84-4684-9ee8-87f4822defd2 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3171639564 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.fla sh_ctrl_re_evict.3171639564 |
Directory | /workspace/2.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_read_word_sweep_derr.3433294804 |
Short name | T592 |
Test name | |
Test status | |
Simulation time | 19565200 ps |
CPU time | 22.68 seconds |
Started | May 02 02:36:02 PM PDT 24 |
Finished | May 02 02:36:27 PM PDT 24 |
Peak memory | 264752 kb |
Host | smart-77bfb4d3-eacd-43b0-a0f8-6f702d142138 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3433294804 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 2.flash_ctrl_read_word_sweep_derr.3433294804 |
Directory | /workspace/2.flash_ctrl_read_word_sweep_derr/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_read_word_sweep_serr.3130998537 |
Short name | T78 |
Test name | |
Test status | |
Simulation time | 44221000 ps |
CPU time | 22.9 seconds |
Started | May 02 02:36:06 PM PDT 24 |
Finished | May 02 02:36:32 PM PDT 24 |
Peak memory | 264192 kb |
Host | smart-2392b574-f25f-46c6-ae06-27575e6f3e55 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli - do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3130998537 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fla sh_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.fl ash_ctrl_read_word_sweep_serr.3130998537 |
Directory | /workspace/2.flash_ctrl_read_word_sweep_serr/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_rma_err.3015044664 |
Short name | T98 |
Test name | |
Test status | |
Simulation time | 41795736700 ps |
CPU time | 863.1 seconds |
Started | May 02 02:36:23 PM PDT 24 |
Finished | May 02 02:50:48 PM PDT 24 |
Peak memory | 258552 kb |
Host | smart-3eacc359-c236-48ce-9ca6-99f28d81f24e |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +flash_erase_latency=50 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNO TES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3015044664 -assert nopostproc +UVM_TES TNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/defa ult.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_rma_err.3015044664 |
Directory | /workspace/2.flash_ctrl_rma_err/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_ro.4264257040 |
Short name | T507 |
Test name | |
Test status | |
Simulation time | 637135700 ps |
CPU time | 114.55 seconds |
Started | May 02 02:36:03 PM PDT 24 |
Finished | May 02 02:38:00 PM PDT 24 |
Peak memory | 281092 kb |
Host | smart-e41deb24-b418-4d9d-ba93-b16c4ffc9ac1 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4264257040 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 2.flash_ctrl_ro.4264257040 |
Directory | /workspace/2.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_ro_derr.718303387 |
Short name | T237 |
Test name | |
Test status | |
Simulation time | 3025808700 ps |
CPU time | 141.63 seconds |
Started | May 02 02:36:04 PM PDT 24 |
Finished | May 02 02:38:28 PM PDT 24 |
Peak memory | 281524 kb |
Host | smart-0558cf1a-111e-40de-af4d-950a3453c1a4 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_i nstrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed= 718303387 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm _dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_ro_derr.718303387 |
Directory | /workspace/2.flash_ctrl_ro_derr/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_ro_serr.3233484480 |
Short name | T46 |
Test name | |
Test status | |
Simulation time | 711826500 ps |
CPU time | 129.22 seconds |
Started | May 02 02:36:03 PM PDT 24 |
Finished | May 02 02:38:14 PM PDT 24 |
Peak memory | 289356 kb |
Host | smart-261f093f-a365-4439-aea0-3aa0d2a0c3c5 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RE LNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3233484480 -assert nopostproc +UVM_ TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.v db -cm_log /dev/null -cm_name 2.flash_ctrl_ro_serr.3233484480 |
Directory | /workspace/2.flash_ctrl_ro_serr/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_smoke.369690926 |
Short name | T849 |
Test name | |
Test status | |
Simulation time | 24941700 ps |
CPU time | 75.47 seconds |
Started | May 02 02:35:55 PM PDT 24 |
Finished | May 02 02:37:13 PM PDT 24 |
Peak memory | 274212 kb |
Host | smart-6c8efb99-b39b-4afe-bfd0-ab253cb28d00 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=369690926 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_smoke.369690926 |
Directory | /workspace/2.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_smoke_hw.1294358267 |
Short name | T513 |
Test name | |
Test status | |
Simulation time | 57563200 ps |
CPU time | 25.47 seconds |
Started | May 02 02:35:53 PM PDT 24 |
Finished | May 02 02:36:19 PM PDT 24 |
Peak memory | 258244 kb |
Host | smart-7e8df487-53c8-4cf3-aba8-c4a9422095b5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1294358267 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_hw_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_smoke_hw.1294358267 |
Directory | /workspace/2.flash_ctrl_smoke_hw/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_stress_all.3322436695 |
Short name | T844 |
Test name | |
Test status | |
Simulation time | 289234300 ps |
CPU time | 1345.03 seconds |
Started | May 02 02:36:09 PM PDT 24 |
Finished | May 02 02:58:37 PM PDT 24 |
Peak memory | 287448 kb |
Host | smart-18811119-ddea-4582-bccc-7ca0bbda09a0 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3322436695 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_s tress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_stres s_all.3322436695 |
Directory | /workspace/2.flash_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_sw_op.2226929719 |
Short name | T440 |
Test name | |
Test status | |
Simulation time | 39108800 ps |
CPU time | 26.61 seconds |
Started | May 02 02:35:56 PM PDT 24 |
Finished | May 02 02:36:24 PM PDT 24 |
Peak memory | 261092 kb |
Host | smart-976de3b4-8cc6-468a-9287-7e123acb52f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2226929719 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_sw_op_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 2.flash_ctrl_sw_op.2226929719 |
Directory | /workspace/2.flash_ctrl_sw_op/latest |
Test location | /workspace/coverage/default/2.flash_ctrl_wo.3365868171 |
Short name | T622 |
Test name | |
Test status | |
Simulation time | 11364939300 ps |
CPU time | 197.96 seconds |
Started | May 02 02:36:02 PM PDT 24 |
Finished | May 02 02:39:23 PM PDT 24 |
Peak memory | 258544 kb |
Host | smart-70b16b5c-ea78-479a-bc3d-a71449d0f3dd |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3365868171 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 2.flash_ctrl_wo.3365868171 |
Directory | /workspace/2.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/20.flash_ctrl_alert_test.1040367517 |
Short name | T720 |
Test name | |
Test status | |
Simulation time | 20920200 ps |
CPU time | 13.34 seconds |
Started | May 02 02:41:04 PM PDT 24 |
Finished | May 02 02:41:18 PM PDT 24 |
Peak memory | 264572 kb |
Host | smart-34db9853-870a-443b-9776-78ace97cc9c7 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1040367517 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_alert_test. 1040367517 |
Directory | /workspace/20.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/20.flash_ctrl_disable.4074351381 |
Short name | T821 |
Test name | |
Test status | |
Simulation time | 12814600 ps |
CPU time | 20.55 seconds |
Started | May 02 02:41:03 PM PDT 24 |
Finished | May 02 02:41:25 PM PDT 24 |
Peak memory | 279888 kb |
Host | smart-1c90e0ec-2ca2-4c50-b0ff-8a0dd8fd65d6 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4074351381 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_disable.4074351381 |
Directory | /workspace/20.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/20.flash_ctrl_intr_rd.2471495332 |
Short name | T333 |
Test name | |
Test status | |
Simulation time | 3052186300 ps |
CPU time | 143.05 seconds |
Started | May 02 02:40:56 PM PDT 24 |
Finished | May 02 02:43:20 PM PDT 24 |
Peak memory | 284180 kb |
Host | smart-dd5d1ec4-d127-4e13-8a6c-8b76c6ada047 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2471495332 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.fla sh_ctrl_intr_rd.2471495332 |
Directory | /workspace/20.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/20.flash_ctrl_intr_rd_slow_flash.1447732941 |
Short name | T15 |
Test name | |
Test status | |
Simulation time | 16145565900 ps |
CPU time | 177.29 seconds |
Started | May 02 02:40:56 PM PDT 24 |
Finished | May 02 02:43:55 PM PDT 24 |
Peak memory | 290344 kb |
Host | smart-f8d9fa86-501f-4438-8854-eb2f630cccc4 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1447732941 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_intr_rd_slow_flash.1447732941 |
Directory | /workspace/20.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/20.flash_ctrl_otp_reset.2504609188 |
Short name | T829 |
Test name | |
Test status | |
Simulation time | 269017600 ps |
CPU time | 134.08 seconds |
Started | May 02 02:40:56 PM PDT 24 |
Finished | May 02 02:43:12 PM PDT 24 |
Peak memory | 259388 kb |
Host | smart-24c26db9-6c96-42e6-98c9-8816785eb5f1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2504609188 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_o tp_reset.2504609188 |
Directory | /workspace/20.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/20.flash_ctrl_sec_info_access.1189504484 |
Short name | T598 |
Test name | |
Test status | |
Simulation time | 2896946600 ps |
CPU time | 66.8 seconds |
Started | May 02 02:41:07 PM PDT 24 |
Finished | May 02 02:42:15 PM PDT 24 |
Peak memory | 262496 kb |
Host | smart-0eb4ac1e-dbd6-47e2-ae95-4f1a38a471b7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1189504484 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_sec_info_access.1189504484 |
Directory | /workspace/20.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/20.flash_ctrl_smoke.3489144775 |
Short name | T454 |
Test name | |
Test status | |
Simulation time | 158374700 ps |
CPU time | 195.07 seconds |
Started | May 02 02:40:59 PM PDT 24 |
Finished | May 02 02:44:15 PM PDT 24 |
Peak memory | 279568 kb |
Host | smart-ab3273e7-6f29-40e1-b9a0-24f23d5426a8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3489144775 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 20.flash_ctrl_smoke.3489144775 |
Directory | /workspace/20.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/21.flash_ctrl_alert_test.1527714639 |
Short name | T529 |
Test name | |
Test status | |
Simulation time | 30512200 ps |
CPU time | 13.35 seconds |
Started | May 02 02:41:03 PM PDT 24 |
Finished | May 02 02:41:18 PM PDT 24 |
Peak memory | 257772 kb |
Host | smart-0f0a35b6-2e69-47d4-b9c7-d459192bacc2 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1527714639 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_alert_test. 1527714639 |
Directory | /workspace/21.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/21.flash_ctrl_connect.3163788851 |
Short name | T936 |
Test name | |
Test status | |
Simulation time | 14525800 ps |
CPU time | 16.06 seconds |
Started | May 02 02:41:06 PM PDT 24 |
Finished | May 02 02:41:23 PM PDT 24 |
Peak memory | 274868 kb |
Host | smart-03829919-5a83-4894-81e0-0616082e5ff4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3163788851 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_connect.3163788851 |
Directory | /workspace/21.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/21.flash_ctrl_disable.153534853 |
Short name | T868 |
Test name | |
Test status | |
Simulation time | 18264600 ps |
CPU time | 21.98 seconds |
Started | May 02 02:41:06 PM PDT 24 |
Finished | May 02 02:41:30 PM PDT 24 |
Peak memory | 272884 kb |
Host | smart-117f0ab2-bad1-46e9-b615-47dcb555f316 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=153534853 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_disable.153534853 |
Directory | /workspace/21.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/21.flash_ctrl_hw_sec_otp.1663431045 |
Short name | T392 |
Test name | |
Test status | |
Simulation time | 2924487000 ps |
CPU time | 90.77 seconds |
Started | May 02 02:41:03 PM PDT 24 |
Finished | May 02 02:42:35 PM PDT 24 |
Peak memory | 261964 kb |
Host | smart-f71a1d08-5fcc-4031-8d9c-cd99ac095c25 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1663431045 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_ hw_sec_otp.1663431045 |
Directory | /workspace/21.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/21.flash_ctrl_intr_rd.3904186957 |
Short name | T521 |
Test name | |
Test status | |
Simulation time | 2407456800 ps |
CPU time | 159.67 seconds |
Started | May 02 02:41:08 PM PDT 24 |
Finished | May 02 02:43:49 PM PDT 24 |
Peak memory | 293508 kb |
Host | smart-929ed173-3089-49d1-968b-56f8aa55de81 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3904186957 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.fla sh_ctrl_intr_rd.3904186957 |
Directory | /workspace/21.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/21.flash_ctrl_intr_rd_slow_flash.3085621506 |
Short name | T327 |
Test name | |
Test status | |
Simulation time | 42062352300 ps |
CPU time | 313.12 seconds |
Started | May 02 02:41:06 PM PDT 24 |
Finished | May 02 02:46:21 PM PDT 24 |
Peak memory | 290252 kb |
Host | smart-5d0063fe-89bc-45aa-9d2d-ce7c856fc839 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3085621506 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_intr_rd_slow_flash.3085621506 |
Directory | /workspace/21.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/21.flash_ctrl_otp_reset.2950937372 |
Short name | T439 |
Test name | |
Test status | |
Simulation time | 36443000 ps |
CPU time | 129.26 seconds |
Started | May 02 02:41:07 PM PDT 24 |
Finished | May 02 02:43:17 PM PDT 24 |
Peak memory | 259164 kb |
Host | smart-6e3906cf-1b4a-421b-8520-8cf31fc58c80 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2950937372 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_o tp_reset.2950937372 |
Directory | /workspace/21.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/21.flash_ctrl_sec_info_access.2623919855 |
Short name | T466 |
Test name | |
Test status | |
Simulation time | 5812277900 ps |
CPU time | 67.41 seconds |
Started | May 02 02:41:03 PM PDT 24 |
Finished | May 02 02:42:12 PM PDT 24 |
Peak memory | 259232 kb |
Host | smart-fca00434-7f29-4954-bb01-1e2a81915013 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2623919855 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_sec_info_access.2623919855 |
Directory | /workspace/21.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/21.flash_ctrl_smoke.2936417810 |
Short name | T670 |
Test name | |
Test status | |
Simulation time | 699724900 ps |
CPU time | 151.69 seconds |
Started | May 02 02:41:05 PM PDT 24 |
Finished | May 02 02:43:39 PM PDT 24 |
Peak memory | 280736 kb |
Host | smart-7c09f9f9-3a75-4fbe-838c-d514ebd420d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2936417810 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 21.flash_ctrl_smoke.2936417810 |
Directory | /workspace/21.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/22.flash_ctrl_alert_test.678226207 |
Short name | T866 |
Test name | |
Test status | |
Simulation time | 44752000 ps |
CPU time | 13.5 seconds |
Started | May 02 02:41:14 PM PDT 24 |
Finished | May 02 02:41:28 PM PDT 24 |
Peak memory | 257596 kb |
Host | smart-125bb7c6-ee2c-44be-b3f0-78ecb8503711 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=678226207 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_alert_test.678226207 |
Directory | /workspace/22.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/22.flash_ctrl_connect.2842597126 |
Short name | T807 |
Test name | |
Test status | |
Simulation time | 45576000 ps |
CPU time | 15.77 seconds |
Started | May 02 02:41:10 PM PDT 24 |
Finished | May 02 02:41:27 PM PDT 24 |
Peak memory | 275260 kb |
Host | smart-e871b2cf-9a0c-4dab-aca9-9d44d85d3a57 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2842597126 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_connect.2842597126 |
Directory | /workspace/22.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/22.flash_ctrl_disable.723247107 |
Short name | T352 |
Test name | |
Test status | |
Simulation time | 10440800 ps |
CPU time | 22.2 seconds |
Started | May 02 02:41:10 PM PDT 24 |
Finished | May 02 02:41:33 PM PDT 24 |
Peak memory | 272892 kb |
Host | smart-6e1f0c23-f397-43fe-b594-8ae13eb75dee |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=723247107 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_disable.723247107 |
Directory | /workspace/22.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/22.flash_ctrl_hw_sec_otp.2511256724 |
Short name | T395 |
Test name | |
Test status | |
Simulation time | 2035289700 ps |
CPU time | 82.52 seconds |
Started | May 02 02:41:04 PM PDT 24 |
Finished | May 02 02:42:28 PM PDT 24 |
Peak memory | 261996 kb |
Host | smart-8e063cfd-1599-4462-85d0-e6acd756238e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2511256724 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_ hw_sec_otp.2511256724 |
Directory | /workspace/22.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/22.flash_ctrl_intr_rd.3889632768 |
Short name | T832 |
Test name | |
Test status | |
Simulation time | 1311145100 ps |
CPU time | 153.1 seconds |
Started | May 02 02:41:11 PM PDT 24 |
Finished | May 02 02:43:45 PM PDT 24 |
Peak memory | 293580 kb |
Host | smart-68ab3072-e9bd-48a3-9bd2-8ada16f22137 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3889632768 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.fla sh_ctrl_intr_rd.3889632768 |
Directory | /workspace/22.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/22.flash_ctrl_intr_rd_slow_flash.2137544837 |
Short name | T846 |
Test name | |
Test status | |
Simulation time | 97621600400 ps |
CPU time | 252.3 seconds |
Started | May 02 02:41:14 PM PDT 24 |
Finished | May 02 02:45:27 PM PDT 24 |
Peak memory | 290260 kb |
Host | smart-de324629-71d6-44a1-b7b3-7ec27d71b543 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2137544837 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_intr_rd_slow_flash.2137544837 |
Directory | /workspace/22.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/22.flash_ctrl_otp_reset.1951920804 |
Short name | T923 |
Test name | |
Test status | |
Simulation time | 51543500 ps |
CPU time | 128.71 seconds |
Started | May 02 02:41:05 PM PDT 24 |
Finished | May 02 02:43:16 PM PDT 24 |
Peak memory | 263268 kb |
Host | smart-97f88b10-f259-41ef-9501-49d6d32ee932 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1951920804 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_o tp_reset.1951920804 |
Directory | /workspace/22.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/22.flash_ctrl_smoke.1411721813 |
Short name | T773 |
Test name | |
Test status | |
Simulation time | 25911200 ps |
CPU time | 52.25 seconds |
Started | May 02 02:41:02 PM PDT 24 |
Finished | May 02 02:41:56 PM PDT 24 |
Peak memory | 269900 kb |
Host | smart-901a96b4-6426-466d-99f3-a7ef80583364 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1411721813 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 22.flash_ctrl_smoke.1411721813 |
Directory | /workspace/22.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/23.flash_ctrl_alert_test.1243530478 |
Short name | T674 |
Test name | |
Test status | |
Simulation time | 20729900 ps |
CPU time | 13.32 seconds |
Started | May 02 02:41:16 PM PDT 24 |
Finished | May 02 02:41:31 PM PDT 24 |
Peak memory | 263924 kb |
Host | smart-7bccd97a-eb5f-4d14-9e6e-4eb2c128b48a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1243530478 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_alert_test. 1243530478 |
Directory | /workspace/23.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/23.flash_ctrl_connect.3913534519 |
Short name | T870 |
Test name | |
Test status | |
Simulation time | 15092000 ps |
CPU time | 15.89 seconds |
Started | May 02 02:41:19 PM PDT 24 |
Finished | May 02 02:41:37 PM PDT 24 |
Peak memory | 274652 kb |
Host | smart-9e7e83e7-5ad2-4aec-a497-39b870bab016 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3913534519 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_connect.3913534519 |
Directory | /workspace/23.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/23.flash_ctrl_intr_rd.1358132995 |
Short name | T502 |
Test name | |
Test status | |
Simulation time | 1989080400 ps |
CPU time | 139.17 seconds |
Started | May 02 02:41:11 PM PDT 24 |
Finished | May 02 02:43:32 PM PDT 24 |
Peak memory | 284500 kb |
Host | smart-e90aab35-0b11-4a48-a7f1-601ab01932ca |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1358132995 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.fla sh_ctrl_intr_rd.1358132995 |
Directory | /workspace/23.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/23.flash_ctrl_intr_rd_slow_flash.2828559033 |
Short name | T485 |
Test name | |
Test status | |
Simulation time | 28877643200 ps |
CPU time | 261.83 seconds |
Started | May 02 02:41:19 PM PDT 24 |
Finished | May 02 02:45:42 PM PDT 24 |
Peak memory | 284220 kb |
Host | smart-f3446bac-2e95-488c-9958-2d25dddc650c |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2828559033 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_intr_rd_slow_flash.2828559033 |
Directory | /workspace/23.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/23.flash_ctrl_otp_reset.3174072983 |
Short name | T93 |
Test name | |
Test status | |
Simulation time | 83533400 ps |
CPU time | 130.12 seconds |
Started | May 02 02:41:10 PM PDT 24 |
Finished | May 02 02:43:21 PM PDT 24 |
Peak memory | 263400 kb |
Host | smart-649bed86-1e28-4b12-9e13-34d0edcc3855 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3174072983 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_o tp_reset.3174072983 |
Directory | /workspace/23.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/23.flash_ctrl_sec_info_access.779628419 |
Short name | T737 |
Test name | |
Test status | |
Simulation time | 3085679000 ps |
CPU time | 65.91 seconds |
Started | May 02 02:41:16 PM PDT 24 |
Finished | May 02 02:42:24 PM PDT 24 |
Peak memory | 263860 kb |
Host | smart-94b44767-fb9b-423d-b61d-b922d6fe782f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=779628419 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_sec_info_access.779628419 |
Directory | /workspace/23.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/23.flash_ctrl_smoke.2505034278 |
Short name | T80 |
Test name | |
Test status | |
Simulation time | 174137300 ps |
CPU time | 166.42 seconds |
Started | May 02 02:41:10 PM PDT 24 |
Finished | May 02 02:43:57 PM PDT 24 |
Peak memory | 276136 kb |
Host | smart-8044654d-b9d8-4824-a964-412793ce48dd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2505034278 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 23.flash_ctrl_smoke.2505034278 |
Directory | /workspace/23.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/24.flash_ctrl_alert_test.935972816 |
Short name | T457 |
Test name | |
Test status | |
Simulation time | 69234300 ps |
CPU time | 13.56 seconds |
Started | May 02 02:41:22 PM PDT 24 |
Finished | May 02 02:41:37 PM PDT 24 |
Peak memory | 257716 kb |
Host | smart-0ebad717-7520-4905-b48e-6bb32d950795 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=935972816 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_alert_test.935972816 |
Directory | /workspace/24.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/24.flash_ctrl_connect.707529070 |
Short name | T887 |
Test name | |
Test status | |
Simulation time | 26302600 ps |
CPU time | 15.61 seconds |
Started | May 02 02:41:23 PM PDT 24 |
Finished | May 02 02:41:40 PM PDT 24 |
Peak memory | 274556 kb |
Host | smart-3454ec3a-5725-40f6-98e1-3de282a5f795 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=707529070 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_connect.707529070 |
Directory | /workspace/24.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/24.flash_ctrl_disable.3611230050 |
Short name | T528 |
Test name | |
Test status | |
Simulation time | 11105000 ps |
CPU time | 22.07 seconds |
Started | May 02 02:41:24 PM PDT 24 |
Finished | May 02 02:41:49 PM PDT 24 |
Peak memory | 272804 kb |
Host | smart-273ef0a2-adb6-44f9-af11-181af362d859 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3611230050 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_disable.3611230050 |
Directory | /workspace/24.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/24.flash_ctrl_hw_sec_otp.2955927906 |
Short name | T250 |
Test name | |
Test status | |
Simulation time | 2211888100 ps |
CPU time | 77.92 seconds |
Started | May 02 02:41:16 PM PDT 24 |
Finished | May 02 02:42:36 PM PDT 24 |
Peak memory | 262048 kb |
Host | smart-b5a030e6-0113-44c1-a2b0-536e9c7ef415 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2955927906 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_ hw_sec_otp.2955927906 |
Directory | /workspace/24.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/24.flash_ctrl_intr_rd.4072741955 |
Short name | T610 |
Test name | |
Test status | |
Simulation time | 4705096700 ps |
CPU time | 147.55 seconds |
Started | May 02 02:41:17 PM PDT 24 |
Finished | May 02 02:43:46 PM PDT 24 |
Peak memory | 293508 kb |
Host | smart-030ace93-d846-4806-897b-eb2e9df2c14f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4072741955 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.fla sh_ctrl_intr_rd.4072741955 |
Directory | /workspace/24.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/24.flash_ctrl_intr_rd_slow_flash.3299392584 |
Short name | T921 |
Test name | |
Test status | |
Simulation time | 32626254000 ps |
CPU time | 185.1 seconds |
Started | May 02 02:41:17 PM PDT 24 |
Finished | May 02 02:44:23 PM PDT 24 |
Peak memory | 289260 kb |
Host | smart-2fcc9d3a-c9c6-4790-950a-5c32362c62bb |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3299392584 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_intr_rd_slow_flash.3299392584 |
Directory | /workspace/24.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/24.flash_ctrl_otp_reset.2003693838 |
Short name | T251 |
Test name | |
Test status | |
Simulation time | 73136900 ps |
CPU time | 132.61 seconds |
Started | May 02 02:41:18 PM PDT 24 |
Finished | May 02 02:43:32 PM PDT 24 |
Peak memory | 259388 kb |
Host | smart-a7a4386e-0575-46cb-ba77-3bad45bbc7c2 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2003693838 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_o tp_reset.2003693838 |
Directory | /workspace/24.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/24.flash_ctrl_sec_info_access.1913147062 |
Short name | T445 |
Test name | |
Test status | |
Simulation time | 3873073500 ps |
CPU time | 54.03 seconds |
Started | May 02 02:41:24 PM PDT 24 |
Finished | May 02 02:42:20 PM PDT 24 |
Peak memory | 262488 kb |
Host | smart-bc5fb352-c59f-4c3d-907e-fc3ef2b3ce87 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1913147062 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_sec_info_access.1913147062 |
Directory | /workspace/24.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/24.flash_ctrl_smoke.3828012 |
Short name | T681 |
Test name | |
Test status | |
Simulation time | 39705500 ps |
CPU time | 118.67 seconds |
Started | May 02 02:41:17 PM PDT 24 |
Finished | May 02 02:43:17 PM PDT 24 |
Peak memory | 276024 kb |
Host | smart-60b32b99-57e7-4f25-9a16-bfc9833607a3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3828012 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+con d+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 24.flash_ctrl_smoke.3828012 |
Directory | /workspace/24.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/25.flash_ctrl_alert_test.3712357724 |
Short name | T585 |
Test name | |
Test status | |
Simulation time | 28866100 ps |
CPU time | 13.14 seconds |
Started | May 02 02:41:30 PM PDT 24 |
Finished | May 02 02:41:44 PM PDT 24 |
Peak memory | 264560 kb |
Host | smart-0721ced8-2f3b-4f1e-9b45-c552d16b610e |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3712357724 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_alert_test. 3712357724 |
Directory | /workspace/25.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/25.flash_ctrl_connect.3645535887 |
Short name | T699 |
Test name | |
Test status | |
Simulation time | 21987400 ps |
CPU time | 15.9 seconds |
Started | May 02 02:41:39 PM PDT 24 |
Finished | May 02 02:41:57 PM PDT 24 |
Peak memory | 275340 kb |
Host | smart-499d183c-bcb8-4a07-a31d-1e3d1d3e92ed |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3645535887 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_connect.3645535887 |
Directory | /workspace/25.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/25.flash_ctrl_hw_sec_otp.3555832352 |
Short name | T905 |
Test name | |
Test status | |
Simulation time | 3790363500 ps |
CPU time | 65.48 seconds |
Started | May 02 02:41:23 PM PDT 24 |
Finished | May 02 02:42:30 PM PDT 24 |
Peak memory | 262056 kb |
Host | smart-11197495-4d2e-4bc6-9c86-1d71e50038f5 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3555832352 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_ hw_sec_otp.3555832352 |
Directory | /workspace/25.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/25.flash_ctrl_intr_rd.3194916394 |
Short name | T335 |
Test name | |
Test status | |
Simulation time | 2220193500 ps |
CPU time | 155.16 seconds |
Started | May 02 02:41:23 PM PDT 24 |
Finished | May 02 02:44:00 PM PDT 24 |
Peak memory | 292500 kb |
Host | smart-0a7d04ae-ca46-412c-9b61-ea858e6f5417 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3194916394 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.fla sh_ctrl_intr_rd.3194916394 |
Directory | /workspace/25.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/25.flash_ctrl_intr_rd_slow_flash.3091812787 |
Short name | T581 |
Test name | |
Test status | |
Simulation time | 9318631700 ps |
CPU time | 220.16 seconds |
Started | May 02 02:41:23 PM PDT 24 |
Finished | May 02 02:45:05 PM PDT 24 |
Peak memory | 292556 kb |
Host | smart-fd2ba5fc-68f7-4501-affc-1092a7de3302 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3091812787 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_intr_rd_slow_flash.3091812787 |
Directory | /workspace/25.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/25.flash_ctrl_otp_reset.3085544515 |
Short name | T624 |
Test name | |
Test status | |
Simulation time | 96500600 ps |
CPU time | 110.82 seconds |
Started | May 02 02:41:24 PM PDT 24 |
Finished | May 02 02:43:17 PM PDT 24 |
Peak memory | 259116 kb |
Host | smart-0a7adb8b-f5a6-4a4c-84de-b42465b59e2b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3085544515 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_o tp_reset.3085544515 |
Directory | /workspace/25.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/25.flash_ctrl_sec_info_access.3876763630 |
Short name | T546 |
Test name | |
Test status | |
Simulation time | 1364452000 ps |
CPU time | 58.43 seconds |
Started | May 02 02:41:40 PM PDT 24 |
Finished | May 02 02:42:40 PM PDT 24 |
Peak memory | 262584 kb |
Host | smart-d8ebd62c-6602-47f9-b6a6-b91efde3e8c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3876763630 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_sec_info_access.3876763630 |
Directory | /workspace/25.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/25.flash_ctrl_smoke.2781064038 |
Short name | T908 |
Test name | |
Test status | |
Simulation time | 21054300 ps |
CPU time | 49.78 seconds |
Started | May 02 02:41:24 PM PDT 24 |
Finished | May 02 02:42:15 PM PDT 24 |
Peak memory | 269884 kb |
Host | smart-2f459e61-4645-4023-8dfe-9f4bd5a6dcb3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2781064038 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 25.flash_ctrl_smoke.2781064038 |
Directory | /workspace/25.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/26.flash_ctrl_alert_test.4129529693 |
Short name | T404 |
Test name | |
Test status | |
Simulation time | 103822500 ps |
CPU time | 13.69 seconds |
Started | May 02 02:41:40 PM PDT 24 |
Finished | May 02 02:41:56 PM PDT 24 |
Peak memory | 264540 kb |
Host | smart-88f76e10-6cba-44f1-83e1-50890c4e7f88 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4129529693 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_alert_test. 4129529693 |
Directory | /workspace/26.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/26.flash_ctrl_connect.3887834653 |
Short name | T946 |
Test name | |
Test status | |
Simulation time | 16777100 ps |
CPU time | 15.71 seconds |
Started | May 02 02:41:38 PM PDT 24 |
Finished | May 02 02:41:55 PM PDT 24 |
Peak memory | 274760 kb |
Host | smart-b9a1a07d-5175-49ea-8d45-0699a43609e4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3887834653 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_connect.3887834653 |
Directory | /workspace/26.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/26.flash_ctrl_hw_sec_otp.3800323729 |
Short name | T916 |
Test name | |
Test status | |
Simulation time | 1962216500 ps |
CPU time | 56.22 seconds |
Started | May 02 02:41:30 PM PDT 24 |
Finished | May 02 02:42:27 PM PDT 24 |
Peak memory | 262056 kb |
Host | smart-47dfda05-45cf-4931-a0fa-abaf85ecd1e1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3800323729 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_ hw_sec_otp.3800323729 |
Directory | /workspace/26.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/26.flash_ctrl_intr_rd.2705591566 |
Short name | T883 |
Test name | |
Test status | |
Simulation time | 4312849500 ps |
CPU time | 164.23 seconds |
Started | May 02 02:41:30 PM PDT 24 |
Finished | May 02 02:44:15 PM PDT 24 |
Peak memory | 293492 kb |
Host | smart-f3b2d3b9-717f-4d24-a439-ee1ae70d574d |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2705591566 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.fla sh_ctrl_intr_rd.2705591566 |
Directory | /workspace/26.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/26.flash_ctrl_intr_rd_slow_flash.4077339950 |
Short name | T16 |
Test name | |
Test status | |
Simulation time | 18670014300 ps |
CPU time | 234.87 seconds |
Started | May 02 02:41:30 PM PDT 24 |
Finished | May 02 02:45:26 PM PDT 24 |
Peak memory | 292560 kb |
Host | smart-3748afa6-af92-4b97-b25c-f5064fb6e59f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4077339950 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_intr_rd_slow_flash.4077339950 |
Directory | /workspace/26.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/26.flash_ctrl_otp_reset.1902952068 |
Short name | T103 |
Test name | |
Test status | |
Simulation time | 137906100 ps |
CPU time | 130.5 seconds |
Started | May 02 02:41:33 PM PDT 24 |
Finished | May 02 02:43:44 PM PDT 24 |
Peak memory | 260476 kb |
Host | smart-bc0f1717-350b-41bd-8100-6acec48aae66 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1902952068 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_o tp_reset.1902952068 |
Directory | /workspace/26.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/26.flash_ctrl_rw_evict.2017202253 |
Short name | T77 |
Test name | |
Test status | |
Simulation time | 29470800 ps |
CPU time | 31.49 seconds |
Started | May 02 02:41:31 PM PDT 24 |
Finished | May 02 02:42:03 PM PDT 24 |
Peak memory | 273052 kb |
Host | smart-253ab81d-3cd6-4f7e-9698-0940090c4ec3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2017202253 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.fl ash_ctrl_rw_evict.2017202253 |
Directory | /workspace/26.flash_ctrl_rw_evict/latest |
Test location | /workspace/coverage/default/26.flash_ctrl_sec_info_access.770703653 |
Short name | T682 |
Test name | |
Test status | |
Simulation time | 3136325300 ps |
CPU time | 55.97 seconds |
Started | May 02 02:41:40 PM PDT 24 |
Finished | May 02 02:42:38 PM PDT 24 |
Peak memory | 263400 kb |
Host | smart-fc8342c1-2542-40ab-aee6-0732b2da769e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=770703653 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_sec_info_access.770703653 |
Directory | /workspace/26.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/26.flash_ctrl_smoke.432387924 |
Short name | T382 |
Test name | |
Test status | |
Simulation time | 130223200 ps |
CPU time | 75.2 seconds |
Started | May 02 02:41:32 PM PDT 24 |
Finished | May 02 02:42:48 PM PDT 24 |
Peak memory | 278092 kb |
Host | smart-81d0154f-2364-4de9-80b4-e2a5fc23106e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=432387924 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 26.flash_ctrl_smoke.432387924 |
Directory | /workspace/26.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/27.flash_ctrl_alert_test.4035502771 |
Short name | T657 |
Test name | |
Test status | |
Simulation time | 39444300 ps |
CPU time | 13.69 seconds |
Started | May 02 02:41:46 PM PDT 24 |
Finished | May 02 02:42:02 PM PDT 24 |
Peak memory | 264576 kb |
Host | smart-c91d13ea-f966-4c03-b81e-27f109f2b79c |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4035502771 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_alert_test. 4035502771 |
Directory | /workspace/27.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/27.flash_ctrl_connect.3366430605 |
Short name | T698 |
Test name | |
Test status | |
Simulation time | 14808900 ps |
CPU time | 15.61 seconds |
Started | May 02 02:41:46 PM PDT 24 |
Finished | May 02 02:42:04 PM PDT 24 |
Peak memory | 274712 kb |
Host | smart-b1835a9b-f540-43dd-976d-f6600bd56d5d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3366430605 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_connect.3366430605 |
Directory | /workspace/27.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/27.flash_ctrl_disable.963596395 |
Short name | T435 |
Test name | |
Test status | |
Simulation time | 11696200 ps |
CPU time | 22.16 seconds |
Started | May 02 02:41:49 PM PDT 24 |
Finished | May 02 02:42:12 PM PDT 24 |
Peak memory | 272900 kb |
Host | smart-72868b9e-658b-4fff-b4e2-ca1c8fbd81d4 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=963596395 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_disable.963596395 |
Directory | /workspace/27.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/27.flash_ctrl_hw_sec_otp.3373662314 |
Short name | T646 |
Test name | |
Test status | |
Simulation time | 4163673500 ps |
CPU time | 147.19 seconds |
Started | May 02 02:41:38 PM PDT 24 |
Finished | May 02 02:44:07 PM PDT 24 |
Peak memory | 262032 kb |
Host | smart-d0d10b1e-ac38-474a-8723-1d956390dd0e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3373662314 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_ hw_sec_otp.3373662314 |
Directory | /workspace/27.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/27.flash_ctrl_intr_rd.2103006628 |
Short name | T650 |
Test name | |
Test status | |
Simulation time | 1539966900 ps |
CPU time | 151.78 seconds |
Started | May 02 02:41:44 PM PDT 24 |
Finished | May 02 02:44:17 PM PDT 24 |
Peak memory | 289448 kb |
Host | smart-8cfea73c-915c-4e9e-8c3e-27c869e469b4 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2103006628 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.fla sh_ctrl_intr_rd.2103006628 |
Directory | /workspace/27.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/27.flash_ctrl_intr_rd_slow_flash.2048667907 |
Short name | T540 |
Test name | |
Test status | |
Simulation time | 42844832300 ps |
CPU time | 193.59 seconds |
Started | May 02 02:41:44 PM PDT 24 |
Finished | May 02 02:44:59 PM PDT 24 |
Peak memory | 290356 kb |
Host | smart-c269d52d-bc24-4a64-b762-ec712b6d1b0d |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2048667907 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_intr_rd_slow_flash.2048667907 |
Directory | /workspace/27.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/27.flash_ctrl_otp_reset.3223443604 |
Short name | T238 |
Test name | |
Test status | |
Simulation time | 39171200 ps |
CPU time | 131.07 seconds |
Started | May 02 02:41:48 PM PDT 24 |
Finished | May 02 02:44:00 PM PDT 24 |
Peak memory | 259296 kb |
Host | smart-1b61dfec-3dab-42e0-83cd-86fd23de62aa |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3223443604 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_o tp_reset.3223443604 |
Directory | /workspace/27.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/27.flash_ctrl_prog_reset.595434541 |
Short name | T159 |
Test name | |
Test status | |
Simulation time | 20748400 ps |
CPU time | 13.58 seconds |
Started | May 02 02:41:45 PM PDT 24 |
Finished | May 02 02:42:01 PM PDT 24 |
Peak memory | 259644 kb |
Host | smart-1b88865c-ccc8-4674-a0d4-599a93e2aa1c |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=595434541 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_prog_ reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_prog_res et.595434541 |
Directory | /workspace/27.flash_ctrl_prog_reset/latest |
Test location | /workspace/coverage/default/27.flash_ctrl_sec_info_access.3349016437 |
Short name | T364 |
Test name | |
Test status | |
Simulation time | 2406501800 ps |
CPU time | 60.27 seconds |
Started | May 02 02:41:46 PM PDT 24 |
Finished | May 02 02:42:48 PM PDT 24 |
Peak memory | 264472 kb |
Host | smart-626baf81-3862-4a5f-a877-d6cddcc4b9f1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3349016437 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_sec_info_access.3349016437 |
Directory | /workspace/27.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/27.flash_ctrl_smoke.2047324525 |
Short name | T889 |
Test name | |
Test status | |
Simulation time | 221738900 ps |
CPU time | 146.83 seconds |
Started | May 02 02:41:41 PM PDT 24 |
Finished | May 02 02:44:09 PM PDT 24 |
Peak memory | 277720 kb |
Host | smart-25733b51-827b-4dd4-af35-495f12cfe3ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2047324525 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 27.flash_ctrl_smoke.2047324525 |
Directory | /workspace/27.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/28.flash_ctrl_alert_test.2787252643 |
Short name | T614 |
Test name | |
Test status | |
Simulation time | 102905500 ps |
CPU time | 14.02 seconds |
Started | May 02 02:41:51 PM PDT 24 |
Finished | May 02 02:42:07 PM PDT 24 |
Peak memory | 258688 kb |
Host | smart-d3431bad-ff98-469b-a5c4-fbc1793e9bfb |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2787252643 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_alert_test. 2787252643 |
Directory | /workspace/28.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/28.flash_ctrl_connect.1623615057 |
Short name | T637 |
Test name | |
Test status | |
Simulation time | 16098100 ps |
CPU time | 15.85 seconds |
Started | May 02 02:41:53 PM PDT 24 |
Finished | May 02 02:42:10 PM PDT 24 |
Peak memory | 274764 kb |
Host | smart-5eccba5d-5f08-4c43-bea5-0099d1b25f4b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1623615057 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_connect.1623615057 |
Directory | /workspace/28.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/28.flash_ctrl_disable.4234740701 |
Short name | T448 |
Test name | |
Test status | |
Simulation time | 27632200 ps |
CPU time | 21.95 seconds |
Started | May 02 02:41:53 PM PDT 24 |
Finished | May 02 02:42:16 PM PDT 24 |
Peak memory | 264760 kb |
Host | smart-52a05f63-5a4c-428e-9d6e-fa6bb77a10e4 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4234740701 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_disable.4234740701 |
Directory | /workspace/28.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/28.flash_ctrl_hw_sec_otp.602789416 |
Short name | T499 |
Test name | |
Test status | |
Simulation time | 1285268500 ps |
CPU time | 47.94 seconds |
Started | May 02 02:41:45 PM PDT 24 |
Finished | May 02 02:42:35 PM PDT 24 |
Peak memory | 262120 kb |
Host | smart-9d1a0c67-ea0b-4f12-b3ec-e966d137bc08 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=602789416 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_h w_sec_otp.602789416 |
Directory | /workspace/28.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/28.flash_ctrl_intr_rd.1697747640 |
Short name | T14 |
Test name | |
Test status | |
Simulation time | 1918819500 ps |
CPU time | 173.64 seconds |
Started | May 02 02:41:51 PM PDT 24 |
Finished | May 02 02:44:47 PM PDT 24 |
Peak memory | 284156 kb |
Host | smart-48173fb5-b9b3-4c53-899d-fcb4487efe0e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1697747640 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.fla sh_ctrl_intr_rd.1697747640 |
Directory | /workspace/28.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/28.flash_ctrl_intr_rd_slow_flash.919656649 |
Short name | T763 |
Test name | |
Test status | |
Simulation time | 18026776500 ps |
CPU time | 237.91 seconds |
Started | May 02 02:41:52 PM PDT 24 |
Finished | May 02 02:45:52 PM PDT 24 |
Peak memory | 292524 kb |
Host | smart-037d8e9f-ae97-425c-a7e7-468127f920e2 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=919656649 -assert nopostpro c +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_intr_rd_slow_flash.919656649 |
Directory | /workspace/28.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/28.flash_ctrl_otp_reset.2206225924 |
Short name | T544 |
Test name | |
Test status | |
Simulation time | 122541900 ps |
CPU time | 132.42 seconds |
Started | May 02 02:41:49 PM PDT 24 |
Finished | May 02 02:44:02 PM PDT 24 |
Peak memory | 259268 kb |
Host | smart-f927dd11-fc6b-4c40-9515-0eea2e76a2b0 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2206225924 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_o tp_reset.2206225924 |
Directory | /workspace/28.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/28.flash_ctrl_sec_info_access.3118776847 |
Short name | T859 |
Test name | |
Test status | |
Simulation time | 1726835900 ps |
CPU time | 62.33 seconds |
Started | May 02 02:41:54 PM PDT 24 |
Finished | May 02 02:42:58 PM PDT 24 |
Peak memory | 262272 kb |
Host | smart-bbb7bb25-49bf-43df-807d-ca5e63887438 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3118776847 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_sec_info_access.3118776847 |
Directory | /workspace/28.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/28.flash_ctrl_smoke.84834949 |
Short name | T714 |
Test name | |
Test status | |
Simulation time | 41592600 ps |
CPU time | 193.42 seconds |
Started | May 02 02:41:47 PM PDT 24 |
Finished | May 02 02:45:02 PM PDT 24 |
Peak memory | 276080 kb |
Host | smart-51c2bc9d-97fa-48cd-989b-935b2934a9b9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=84834949 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 28.flash_ctrl_smoke.84834949 |
Directory | /workspace/28.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/29.flash_ctrl_alert_test.3622677249 |
Short name | T9 |
Test name | |
Test status | |
Simulation time | 34583100 ps |
CPU time | 13.43 seconds |
Started | May 02 02:42:01 PM PDT 24 |
Finished | May 02 02:42:16 PM PDT 24 |
Peak memory | 257780 kb |
Host | smart-64eef42f-a770-4796-910e-ce6a92c9e7c1 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3622677249 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_alert_test. 3622677249 |
Directory | /workspace/29.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/29.flash_ctrl_connect.4133234180 |
Short name | T777 |
Test name | |
Test status | |
Simulation time | 16440700 ps |
CPU time | 13.13 seconds |
Started | May 02 02:41:58 PM PDT 24 |
Finished | May 02 02:42:12 PM PDT 24 |
Peak memory | 274740 kb |
Host | smart-f102008d-81d6-405a-98bb-854d55df2c64 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4133234180 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_connect.4133234180 |
Directory | /workspace/29.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/29.flash_ctrl_disable.168328563 |
Short name | T36 |
Test name | |
Test status | |
Simulation time | 26985600 ps |
CPU time | 22.14 seconds |
Started | May 02 02:41:59 PM PDT 24 |
Finished | May 02 02:42:22 PM PDT 24 |
Peak memory | 264736 kb |
Host | smart-6bd86923-c1cc-4749-8047-9e66e8c2539b |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=168328563 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_disable.168328563 |
Directory | /workspace/29.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/29.flash_ctrl_hw_sec_otp.2331803617 |
Short name | T683 |
Test name | |
Test status | |
Simulation time | 1253885600 ps |
CPU time | 101.43 seconds |
Started | May 02 02:41:53 PM PDT 24 |
Finished | May 02 02:43:36 PM PDT 24 |
Peak memory | 261448 kb |
Host | smart-fb212ece-f959-40f0-8023-d0700aac4e82 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2331803617 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_ hw_sec_otp.2331803617 |
Directory | /workspace/29.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/29.flash_ctrl_intr_rd.3782907272 |
Short name | T806 |
Test name | |
Test status | |
Simulation time | 1251373500 ps |
CPU time | 144.23 seconds |
Started | May 02 02:41:52 PM PDT 24 |
Finished | May 02 02:44:18 PM PDT 24 |
Peak memory | 292584 kb |
Host | smart-cfa2e88c-08ba-4c74-8998-462b3f59494c |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3782907272 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.fla sh_ctrl_intr_rd.3782907272 |
Directory | /workspace/29.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/29.flash_ctrl_intr_rd_slow_flash.427712474 |
Short name | T798 |
Test name | |
Test status | |
Simulation time | 7738513700 ps |
CPU time | 191.19 seconds |
Started | May 02 02:41:53 PM PDT 24 |
Finished | May 02 02:45:06 PM PDT 24 |
Peak memory | 290352 kb |
Host | smart-5959a055-9a78-4fc6-873e-9efba780dc7e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=427712474 -assert nopostpro c +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_intr_rd_slow_flash.427712474 |
Directory | /workspace/29.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/29.flash_ctrl_otp_reset.2869039061 |
Short name | T556 |
Test name | |
Test status | |
Simulation time | 720270500 ps |
CPU time | 132.62 seconds |
Started | May 02 02:41:52 PM PDT 24 |
Finished | May 02 02:44:06 PM PDT 24 |
Peak memory | 259376 kb |
Host | smart-b8af6065-ebbb-467c-903c-ad6a0c988f17 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2869039061 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_o tp_reset.2869039061 |
Directory | /workspace/29.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/29.flash_ctrl_sec_info_access.3514626238 |
Short name | T386 |
Test name | |
Test status | |
Simulation time | 851836800 ps |
CPU time | 59.65 seconds |
Started | May 02 02:42:00 PM PDT 24 |
Finished | May 02 02:43:01 PM PDT 24 |
Peak memory | 263164 kb |
Host | smart-d8d5049a-d5da-4bb7-95e7-fe53ee148322 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3514626238 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_sec_info_access.3514626238 |
Directory | /workspace/29.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/29.flash_ctrl_smoke.2481715472 |
Short name | T193 |
Test name | |
Test status | |
Simulation time | 32691400 ps |
CPU time | 121.64 seconds |
Started | May 02 02:41:52 PM PDT 24 |
Finished | May 02 02:43:56 PM PDT 24 |
Peak memory | 275312 kb |
Host | smart-7869ca50-c299-46f6-aa88-c2597820eb22 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2481715472 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 29.flash_ctrl_smoke.2481715472 |
Directory | /workspace/29.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_alert_test.4019706373 |
Short name | T354 |
Test name | |
Test status | |
Simulation time | 137540000 ps |
CPU time | 13.61 seconds |
Started | May 02 02:36:51 PM PDT 24 |
Finished | May 02 02:37:06 PM PDT 24 |
Peak memory | 257604 kb |
Host | smart-0c56f79b-9840-4967-96df-d116c71d34ef |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4019706373 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_alert_test.4 019706373 |
Directory | /workspace/3.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_config_regwen.585787392 |
Short name | T856 |
Test name | |
Test status | |
Simulation time | 22340800 ps |
CPU time | 14.16 seconds |
Started | May 02 02:36:54 PM PDT 24 |
Finished | May 02 02:37:09 PM PDT 24 |
Peak memory | 264596 kb |
Host | smart-977db615-9ae3-4d41-b95a-8b499b8539da |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -u cli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=585787392 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ =flash_ctrl_config_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3. flash_ctrl_config_regwen.585787392 |
Directory | /workspace/3.flash_ctrl_config_regwen/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_connect.191924489 |
Short name | T463 |
Test name | |
Test status | |
Simulation time | 26205400 ps |
CPU time | 15.88 seconds |
Started | May 02 02:36:51 PM PDT 24 |
Finished | May 02 02:37:08 PM PDT 24 |
Peak memory | 274724 kb |
Host | smart-f11526c3-886c-4a6f-9c74-9fd2216d4757 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=191924489 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_connect.191924489 |
Directory | /workspace/3.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_erase_suspend.3435086699 |
Short name | T727 |
Test name | |
Test status | |
Simulation time | 2807640000 ps |
CPU time | 449.21 seconds |
Started | May 02 02:36:22 PM PDT 24 |
Finished | May 02 02:43:54 PM PDT 24 |
Peak memory | 260644 kb |
Host | smart-699557dc-22de-4ae4-8423-9be59eb922b6 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3435086699 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_erase_suspend_v seq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_erase_suspend.3435086699 |
Directory | /workspace/3.flash_ctrl_erase_suspend/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_error_mp.2080924080 |
Short name | T871 |
Test name | |
Test status | |
Simulation time | 26705863900 ps |
CPU time | 2251.89 seconds |
Started | May 02 02:36:34 PM PDT 24 |
Finished | May 02 03:14:07 PM PDT 24 |
Peak memory | 263460 kb |
Host | smart-369a7038-dd86-4068-a409-84c9a55f26a6 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2080924080 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_err or_mp.2080924080 |
Directory | /workspace/3.flash_ctrl_error_mp/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_error_prog_type.997755955 |
Short name | T35 |
Test name | |
Test status | |
Simulation time | 1288782600 ps |
CPU time | 2170.61 seconds |
Started | May 02 02:36:33 PM PDT 24 |
Finished | May 02 03:12:45 PM PDT 24 |
Peak memory | 264040 kb |
Host | smart-4205b151-eaa3-4b4c-995f-3aa06e9094c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=997755955 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_type_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_error_prog_type.997755955 |
Directory | /workspace/3.flash_ctrl_error_prog_type/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_error_prog_win.3154105408 |
Short name | T651 |
Test name | |
Test status | |
Simulation time | 3751704100 ps |
CPU time | 886.14 seconds |
Started | May 02 02:36:30 PM PDT 24 |
Finished | May 02 02:51:19 PM PDT 24 |
Peak memory | 264532 kb |
Host | smart-d81f2e9e-5902-42a6-8a07-0827dc16f108 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3154105408 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_error_prog_win.3154105408 |
Directory | /workspace/3.flash_ctrl_error_prog_win/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_fetch_code.1414231960 |
Short name | T216 |
Test name | |
Test status | |
Simulation time | 1892265800 ps |
CPU time | 25.58 seconds |
Started | May 02 02:36:22 PM PDT 24 |
Finished | May 02 02:36:50 PM PDT 24 |
Peak memory | 264452 kb |
Host | smart-74fca832-f2f2-47d1-a1ae-fbf2d69971c7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1414231960 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_fetch_code.1414231960 |
Directory | /workspace/3.flash_ctrl_fetch_code/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_full_mem_access.2995492028 |
Short name | T25 |
Test name | |
Test status | |
Simulation time | 783522125500 ps |
CPU time | 3114.95 seconds |
Started | May 02 02:36:24 PM PDT 24 |
Finished | May 02 03:28:21 PM PDT 24 |
Peak memory | 264452 kb |
Host | smart-dde7c67c-27a7-412d-96f8-b36c306c3e39 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=500_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2995492028 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_full_mem_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_c trl_full_mem_access.2995492028 |
Directory | /workspace/3.flash_ctrl_full_mem_access/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_host_dir_rd.120122226 |
Short name | T175 |
Test name | |
Test status | |
Simulation time | 192231900 ps |
CPU time | 90.54 seconds |
Started | May 02 02:36:23 PM PDT 24 |
Finished | May 02 02:37:55 PM PDT 24 |
Peak memory | 264408 kb |
Host | smart-3fa18e18-203e-4da9-a530-e00bcf2e53e9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=120122226 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_host_dir_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_host_dir_rd.120122226 |
Directory | /workspace/3.flash_ctrl_host_dir_rd/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_hw_prog_rma_wipe_err.3328474295 |
Short name | T32 |
Test name | |
Test status | |
Simulation time | 10033097100 ps |
CPU time | 96.57 seconds |
Started | May 02 02:36:50 PM PDT 24 |
Finished | May 02 02:38:28 PM PDT 24 |
Peak memory | 264648 kb |
Host | smart-9afdcc54-67f9-4dfe-8a39-1a06e7f8d3ed |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3328474295 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_hw_prog_rma_wipe_err.3328474295 |
Directory | /workspace/3.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_hw_read_seed_err.1325298907 |
Short name | T805 |
Test name | |
Test status | |
Simulation time | 25640200 ps |
CPU time | 13.45 seconds |
Started | May 02 02:36:50 PM PDT 24 |
Finished | May 02 02:37:05 PM PDT 24 |
Peak memory | 264636 kb |
Host | smart-785364f9-9bfd-4082-a31e-ff1c16c2526f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1325298907 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_hw_read_seed_err.1325298907 |
Directory | /workspace/3.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_hw_rma_reset.202755496 |
Short name | T725 |
Test name | |
Test status | |
Simulation time | 80146474000 ps |
CPU time | 818.63 seconds |
Started | May 02 02:36:25 PM PDT 24 |
Finished | May 02 02:50:06 PM PDT 24 |
Peak memory | 262572 kb |
Host | smart-727c5997-2b1e-4dee-8053-5dbfc0aa4f29 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=202755496 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/nu ll -cm_name 3.flash_ctrl_hw_rma_reset.202755496 |
Directory | /workspace/3.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_hw_sec_otp.2853980196 |
Short name | T254 |
Test name | |
Test status | |
Simulation time | 8188472000 ps |
CPU time | 175.03 seconds |
Started | May 02 02:36:23 PM PDT 24 |
Finished | May 02 02:39:20 PM PDT 24 |
Peak memory | 261968 kb |
Host | smart-ab373157-11fb-4da1-9d77-d7f1f754dc02 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2853980196 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_h w_sec_otp.2853980196 |
Directory | /workspace/3.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_intr_rd.2799959292 |
Short name | T568 |
Test name | |
Test status | |
Simulation time | 2660833200 ps |
CPU time | 157.96 seconds |
Started | May 02 02:36:51 PM PDT 24 |
Finished | May 02 02:39:30 PM PDT 24 |
Peak memory | 293580 kb |
Host | smart-7d0d2f71-bc7d-4d24-a0b8-ac41bc1ac61e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2799959292 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flas h_ctrl_intr_rd.2799959292 |
Directory | /workspace/3.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_intr_rd_slow_flash.2777749035 |
Short name | T180 |
Test name | |
Test status | |
Simulation time | 15906744800 ps |
CPU time | 188.14 seconds |
Started | May 02 02:36:52 PM PDT 24 |
Finished | May 02 02:40:02 PM PDT 24 |
Peak memory | 289228 kb |
Host | smart-e203385f-1b26-4475-a891-180ed299123f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2777749035 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_intr_rd_slow_flash.2777749035 |
Directory | /workspace/3.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_invalid_op.322303956 |
Short name | T537 |
Test name | |
Test status | |
Simulation time | 2097119500 ps |
CPU time | 61.27 seconds |
Started | May 02 02:36:32 PM PDT 24 |
Finished | May 02 02:37:35 PM PDT 24 |
Peak memory | 259132 kb |
Host | smart-a6009f81-2b37-48f5-820d-5f825d526474 |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=322303956 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op _vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_invalid_op.322303956 |
Directory | /workspace/3.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_lcmgr_intg.4012327409 |
Short name | T300 |
Test name | |
Test status | |
Simulation time | 168090400 ps |
CPU time | 13.47 seconds |
Started | May 02 02:36:51 PM PDT 24 |
Finished | May 02 02:37:06 PM PDT 24 |
Peak memory | 259108 kb |
Host | smart-06f56bd3-684f-4fda-bc9a-6a6b42ea2239 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4012327409 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 3.flash_ctrl_lcmgr_intg.4012327409 |
Directory | /workspace/3.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_mp_regions.3891117594 |
Short name | T142 |
Test name | |
Test status | |
Simulation time | 8132218600 ps |
CPU time | 145.27 seconds |
Started | May 02 02:36:23 PM PDT 24 |
Finished | May 02 02:38:50 PM PDT 24 |
Peak memory | 261600 kb |
Host | smart-7b5a7564-e80d-49e9-9a72-ba0e65f0b0cf |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3891117594 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 3.flash_ctrl_mp_regions.3891117594 |
Directory | /workspace/3.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_otp_reset.2015548437 |
Short name | T102 |
Test name | |
Test status | |
Simulation time | 39189900 ps |
CPU time | 129.65 seconds |
Started | May 02 02:36:30 PM PDT 24 |
Finished | May 02 02:38:42 PM PDT 24 |
Peak memory | 259288 kb |
Host | smart-7fb28184-6a46-4cc4-8ea6-5dcf2811423d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2015548437 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_ot p_reset.2015548437 |
Directory | /workspace/3.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_phy_ack_consistency.2357110775 |
Short name | T890 |
Test name | |
Test status | |
Simulation time | 45079800 ps |
CPU time | 13.66 seconds |
Started | May 02 02:36:50 PM PDT 24 |
Finished | May 02 02:37:05 PM PDT 24 |
Peak memory | 274760 kb |
Host | smart-ad18f704-3324-49f7-bb85-a66fbfd24820 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +bank0_pct=8 +otf_rd_pct=4 +en_always_all=1 +bypass_alert_ready_to_end_ check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +nt b_random_seed=2357110775 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_ack_consistency_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_phy_ack_consistency.2357110775 |
Directory | /workspace/3.flash_ctrl_phy_ack_consistency/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_phy_arb.4285881549 |
Short name | T120 |
Test name | |
Test status | |
Simulation time | 1448293100 ps |
CPU time | 515.76 seconds |
Started | May 02 02:36:25 PM PDT 24 |
Finished | May 02 02:45:03 PM PDT 24 |
Peak memory | 261676 kb |
Host | smart-5df56f96-f229-4cc5-bae7-e28c012e3c67 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4285881549 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_phy_arb.4285881549 |
Directory | /workspace/3.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_phy_host_grant_err.32388691 |
Short name | T177 |
Test name | |
Test status | |
Simulation time | 46027000 ps |
CPU time | 14.65 seconds |
Started | May 02 02:36:52 PM PDT 24 |
Finished | May 02 02:37:08 PM PDT 24 |
Peak memory | 264812 kb |
Host | smart-208f4cdc-4d69-4fdf-8bfe-cb60ff2dea70 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=50 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentatio n_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=32388691 -ass ert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_host_grant_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_phy_host_grant_err.32388691 |
Directory | /workspace/3.flash_ctrl_phy_host_grant_err/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_rand_ops.2225569378 |
Short name | T151 |
Test name | |
Test status | |
Simulation time | 1433382500 ps |
CPU time | 356.85 seconds |
Started | May 02 02:36:26 PM PDT 24 |
Finished | May 02 02:42:25 PM PDT 24 |
Peak memory | 280792 kb |
Host | smart-d6ef3b61-2140-4618-8653-64755d9961b4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2225569378 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_rand_ops.2225569378 |
Directory | /workspace/3.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_rd_buff_evict.3083546171 |
Short name | T465 |
Test name | |
Test status | |
Simulation time | 3436620500 ps |
CPU time | 115.58 seconds |
Started | May 02 02:36:23 PM PDT 24 |
Finished | May 02 02:38:21 PM PDT 24 |
Peak memory | 264360 kb |
Host | smart-4fb3b41a-94fc-450f-8a37-01b06ca0e6a2 |
User | root |
Command | /workspace/default/simv +en_cov=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3083546171 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rd_buff_evict_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_rd_buff_evict.3083546171 |
Directory | /workspace/3.flash_ctrl_rd_buff_evict/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_re_evict.3474727289 |
Short name | T315 |
Test name | |
Test status | |
Simulation time | 97575400 ps |
CPU time | 33.54 seconds |
Started | May 02 02:36:49 PM PDT 24 |
Finished | May 02 02:37:24 PM PDT 24 |
Peak memory | 268700 kb |
Host | smart-65cdc945-07fa-4e35-8e80-91e2cda478f1 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3474727289 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.fla sh_ctrl_re_evict.3474727289 |
Directory | /workspace/3.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_read_word_sweep_derr.3278308234 |
Short name | T43 |
Test name | |
Test status | |
Simulation time | 19765900 ps |
CPU time | 22.81 seconds |
Started | May 02 02:36:49 PM PDT 24 |
Finished | May 02 02:37:13 PM PDT 24 |
Peak memory | 264800 kb |
Host | smart-2dc6fb37-3625-4ec3-a47d-9649afdb4118 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3278308234 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 3.flash_ctrl_read_word_sweep_derr.3278308234 |
Directory | /workspace/3.flash_ctrl_read_word_sweep_derr/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_read_word_sweep_serr.1001600025 |
Short name | T438 |
Test name | |
Test status | |
Simulation time | 48592500 ps |
CPU time | 21.32 seconds |
Started | May 02 02:36:32 PM PDT 24 |
Finished | May 02 02:36:55 PM PDT 24 |
Peak memory | 264032 kb |
Host | smart-6d15891b-b2bd-4980-bb5b-fda4da7093f2 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli - do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1001600025 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fla sh_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.fl ash_ctrl_read_word_sweep_serr.1001600025 |
Directory | /workspace/3.flash_ctrl_read_word_sweep_serr/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_ro_derr.1022475483 |
Short name | T789 |
Test name | |
Test status | |
Simulation time | 12826181100 ps |
CPU time | 140 seconds |
Started | May 02 02:36:40 PM PDT 24 |
Finished | May 02 02:39:01 PM PDT 24 |
Peak memory | 281384 kb |
Host | smart-bc17dea4-9786-4ee3-8a4c-49e5cb47f6a2 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_i nstrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed= 1022475483 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_ro_derr.1022475483 |
Directory | /workspace/3.flash_ctrl_ro_derr/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_ro_serr.1084120811 |
Short name | T516 |
Test name | |
Test status | |
Simulation time | 3014196100 ps |
CPU time | 123.3 seconds |
Started | May 02 02:36:40 PM PDT 24 |
Finished | May 02 02:38:44 PM PDT 24 |
Peak memory | 293732 kb |
Host | smart-a86806da-1135-4e8d-a4bd-89a192ebf9e3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RE LNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1084120811 -assert nopostproc +UVM_ TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.v db -cm_log /dev/null -cm_name 3.flash_ctrl_ro_serr.1084120811 |
Directory | /workspace/3.flash_ctrl_ro_serr/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_rw.2500171344 |
Short name | T776 |
Test name | |
Test status | |
Simulation time | 3883948200 ps |
CPU time | 443.53 seconds |
Started | May 02 02:36:32 PM PDT 24 |
Finished | May 02 02:43:57 PM PDT 24 |
Peak memory | 313872 kb |
Host | smart-48a73613-b925-41c4-babb-968b9677f9d5 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2500171344 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 3.flash_ctrl_rw.2500171344 |
Directory | /workspace/3.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_sec_info_access.3724588433 |
Short name | T453 |
Test name | |
Test status | |
Simulation time | 1849254500 ps |
CPU time | 58.65 seconds |
Started | May 02 02:36:55 PM PDT 24 |
Finished | May 02 02:37:55 PM PDT 24 |
Peak memory | 262312 kb |
Host | smart-606411c1-51b4-48fe-bf2f-c0891bb6375d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3724588433 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_sec_info_access.3724588433 |
Directory | /workspace/3.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_serr_counter.2352864308 |
Short name | T504 |
Test name | |
Test status | |
Simulation time | 2532659600 ps |
CPU time | 66.9 seconds |
Started | May 02 02:36:42 PM PDT 24 |
Finished | May 02 02:37:50 PM PDT 24 |
Peak memory | 272996 kb |
Host | smart-2bed6e56-b9ef-4488-9f1e-8f9bdb5df9df |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=1 +otf_num_rw=50 +otf_num_hr=5 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOS ITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2352864308 -assert nopostproc +UVM_TESTNAME=flash_ctr l_base_test +UVM_TEST_SEQ=flash_ctrl_serr_counter_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 3.flash_ctrl_serr_counter.2352864308 |
Directory | /workspace/3.flash_ctrl_serr_counter/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_smoke.1350618142 |
Short name | T474 |
Test name | |
Test status | |
Simulation time | 107867400 ps |
CPU time | 76.4 seconds |
Started | May 02 02:36:23 PM PDT 24 |
Finished | May 02 02:37:42 PM PDT 24 |
Peak memory | 274224 kb |
Host | smart-6e6daf52-c37d-4d0b-a5d0-e9a7ccf5a8c0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1350618142 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_smoke.1350618142 |
Directory | /workspace/3.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_smoke_hw.545674538 |
Short name | T796 |
Test name | |
Test status | |
Simulation time | 52214200 ps |
CPU time | 23.3 seconds |
Started | May 02 02:36:25 PM PDT 24 |
Finished | May 02 02:36:51 PM PDT 24 |
Peak memory | 258240 kb |
Host | smart-35c55750-9d34-4d91-9561-f6dff3255743 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=545674538 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_hw_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_smoke_hw.545674538 |
Directory | /workspace/3.flash_ctrl_smoke_hw/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_stress_all.2198553570 |
Short name | T487 |
Test name | |
Test status | |
Simulation time | 164106500 ps |
CPU time | 885.44 seconds |
Started | May 02 02:36:49 PM PDT 24 |
Finished | May 02 02:51:36 PM PDT 24 |
Peak memory | 283528 kb |
Host | smart-2e3f278a-2c56-4e7c-a326-df02bf1fcd3d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2198553570 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_s tress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_stres s_all.2198553570 |
Directory | /workspace/3.flash_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_sw_op.3874505478 |
Short name | T632 |
Test name | |
Test status | |
Simulation time | 25366000 ps |
CPU time | 26.31 seconds |
Started | May 02 02:36:25 PM PDT 24 |
Finished | May 02 02:36:53 PM PDT 24 |
Peak memory | 258312 kb |
Host | smart-6ab470e8-27dd-4576-92e5-8204c06c66e7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3874505478 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_sw_op_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 3.flash_ctrl_sw_op.3874505478 |
Directory | /workspace/3.flash_ctrl_sw_op/latest |
Test location | /workspace/coverage/default/3.flash_ctrl_wo.2035360629 |
Short name | T558 |
Test name | |
Test status | |
Simulation time | 12058906700 ps |
CPU time | 235.96 seconds |
Started | May 02 02:36:33 PM PDT 24 |
Finished | May 02 02:40:30 PM PDT 24 |
Peak memory | 259196 kb |
Host | smart-c30f219c-229f-40d1-bec5-b568cef8d896 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2035360629 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 3.flash_ctrl_wo.2035360629 |
Directory | /workspace/3.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/30.flash_ctrl_alert_test.2815224075 |
Short name | T931 |
Test name | |
Test status | |
Simulation time | 60458800 ps |
CPU time | 13.74 seconds |
Started | May 02 02:42:00 PM PDT 24 |
Finished | May 02 02:42:15 PM PDT 24 |
Peak memory | 257732 kb |
Host | smart-60e82a91-1005-4bbc-8cad-fb0cde0b7e83 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2815224075 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_alert_test. 2815224075 |
Directory | /workspace/30.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/30.flash_ctrl_connect.1425816073 |
Short name | T757 |
Test name | |
Test status | |
Simulation time | 46971300 ps |
CPU time | 15.7 seconds |
Started | May 02 02:41:59 PM PDT 24 |
Finished | May 02 02:42:15 PM PDT 24 |
Peak memory | 274608 kb |
Host | smart-4dd68abb-ea3a-41e5-b875-bfb2da877b9b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1425816073 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_connect.1425816073 |
Directory | /workspace/30.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/30.flash_ctrl_hw_sec_otp.1465881294 |
Short name | T471 |
Test name | |
Test status | |
Simulation time | 1826332100 ps |
CPU time | 34.78 seconds |
Started | May 02 02:42:01 PM PDT 24 |
Finished | May 02 02:42:37 PM PDT 24 |
Peak memory | 261924 kb |
Host | smart-dddf3d98-b322-44a5-a1c6-103391386281 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1465881294 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_ hw_sec_otp.1465881294 |
Directory | /workspace/30.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/30.flash_ctrl_intr_rd.2068506566 |
Short name | T938 |
Test name | |
Test status | |
Simulation time | 2050901300 ps |
CPU time | 198.72 seconds |
Started | May 02 02:41:58 PM PDT 24 |
Finished | May 02 02:45:18 PM PDT 24 |
Peak memory | 293352 kb |
Host | smart-6eb79c8e-57a5-4c3c-8656-241887d266f9 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2068506566 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.fla sh_ctrl_intr_rd.2068506566 |
Directory | /workspace/30.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/30.flash_ctrl_intr_rd_slow_flash.2003339705 |
Short name | T547 |
Test name | |
Test status | |
Simulation time | 8634188900 ps |
CPU time | 210.23 seconds |
Started | May 02 02:42:00 PM PDT 24 |
Finished | May 02 02:45:31 PM PDT 24 |
Peak memory | 284188 kb |
Host | smart-0a2eb285-ae9f-4e20-8186-868d34d08a31 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2003339705 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_intr_rd_slow_flash.2003339705 |
Directory | /workspace/30.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/30.flash_ctrl_otp_reset.1943708444 |
Short name | T104 |
Test name | |
Test status | |
Simulation time | 148829100 ps |
CPU time | 130.58 seconds |
Started | May 02 02:42:00 PM PDT 24 |
Finished | May 02 02:44:12 PM PDT 24 |
Peak memory | 259392 kb |
Host | smart-61cba8ea-0af5-4a55-a315-0ced6a4bcc11 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1943708444 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_o tp_reset.1943708444 |
Directory | /workspace/30.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/30.flash_ctrl_sec_info_access.4007504764 |
Short name | T758 |
Test name | |
Test status | |
Simulation time | 1313972100 ps |
CPU time | 64.93 seconds |
Started | May 02 02:41:59 PM PDT 24 |
Finished | May 02 02:43:05 PM PDT 24 |
Peak memory | 261340 kb |
Host | smart-0417f101-bdca-47d2-8cf4-5c5ab7bfd624 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4007504764 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_sec_info_access.4007504764 |
Directory | /workspace/30.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/30.flash_ctrl_smoke.3177588497 |
Short name | T470 |
Test name | |
Test status | |
Simulation time | 58699700 ps |
CPU time | 145.92 seconds |
Started | May 02 02:42:00 PM PDT 24 |
Finished | May 02 02:44:27 PM PDT 24 |
Peak memory | 275772 kb |
Host | smart-2941d2ca-27b1-4b0d-a634-585ba744c2be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3177588497 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 30.flash_ctrl_smoke.3177588497 |
Directory | /workspace/30.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/31.flash_ctrl_alert_test.3643404269 |
Short name | T380 |
Test name | |
Test status | |
Simulation time | 282231700 ps |
CPU time | 14.1 seconds |
Started | May 02 02:42:10 PM PDT 24 |
Finished | May 02 02:42:26 PM PDT 24 |
Peak memory | 257688 kb |
Host | smart-5cff72c4-d3fd-4903-8688-7d3bd65592bf |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3643404269 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_alert_test. 3643404269 |
Directory | /workspace/31.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/31.flash_ctrl_connect.3162783920 |
Short name | T810 |
Test name | |
Test status | |
Simulation time | 52715100 ps |
CPU time | 15.44 seconds |
Started | May 02 02:42:12 PM PDT 24 |
Finished | May 02 02:42:29 PM PDT 24 |
Peak memory | 275212 kb |
Host | smart-b74f44fa-3ade-425a-b40a-2d4003249979 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3162783920 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_connect.3162783920 |
Directory | /workspace/31.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/31.flash_ctrl_disable.3146559017 |
Short name | T446 |
Test name | |
Test status | |
Simulation time | 16412000 ps |
CPU time | 21.92 seconds |
Started | May 02 02:42:09 PM PDT 24 |
Finished | May 02 02:42:32 PM PDT 24 |
Peak memory | 264656 kb |
Host | smart-df9515d1-6a10-43e4-b059-396364e4d5fc |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3146559017 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_disable.3146559017 |
Directory | /workspace/31.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/31.flash_ctrl_hw_sec_otp.3310723646 |
Short name | T483 |
Test name | |
Test status | |
Simulation time | 3470219300 ps |
CPU time | 213.06 seconds |
Started | May 02 02:42:01 PM PDT 24 |
Finished | May 02 02:45:35 PM PDT 24 |
Peak memory | 261916 kb |
Host | smart-e4888b45-b2d6-4880-9b49-773398a1c96f |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3310723646 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_ hw_sec_otp.3310723646 |
Directory | /workspace/31.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/31.flash_ctrl_intr_rd.457352870 |
Short name | T551 |
Test name | |
Test status | |
Simulation time | 5758293500 ps |
CPU time | 177.85 seconds |
Started | May 02 02:42:10 PM PDT 24 |
Finished | May 02 02:45:09 PM PDT 24 |
Peak memory | 292344 kb |
Host | smart-8487ac23-5411-4ae7-b190-ac6c177a78bf |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=457352870 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SE Q=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.flas h_ctrl_intr_rd.457352870 |
Directory | /workspace/31.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/31.flash_ctrl_intr_rd_slow_flash.3800233676 |
Short name | T510 |
Test name | |
Test status | |
Simulation time | 17592655000 ps |
CPU time | 196.48 seconds |
Started | May 02 02:42:10 PM PDT 24 |
Finished | May 02 02:45:28 PM PDT 24 |
Peak memory | 284188 kb |
Host | smart-4271e9cf-f776-4374-90d0-e458a40ad990 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3800233676 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_intr_rd_slow_flash.3800233676 |
Directory | /workspace/31.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/31.flash_ctrl_otp_reset.3096382463 |
Short name | T839 |
Test name | |
Test status | |
Simulation time | 141170600 ps |
CPU time | 111.19 seconds |
Started | May 02 02:42:08 PM PDT 24 |
Finished | May 02 02:44:01 PM PDT 24 |
Peak memory | 260388 kb |
Host | smart-0b114a11-412e-4926-955b-891bcd657cee |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3096382463 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_o tp_reset.3096382463 |
Directory | /workspace/31.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/31.flash_ctrl_rw_evict.3291041856 |
Short name | T313 |
Test name | |
Test status | |
Simulation time | 73340000 ps |
CPU time | 28.27 seconds |
Started | May 02 02:42:09 PM PDT 24 |
Finished | May 02 02:42:38 PM PDT 24 |
Peak memory | 273012 kb |
Host | smart-89281f92-781b-45fe-8983-f2626212af2b |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3291041856 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.fl ash_ctrl_rw_evict.3291041856 |
Directory | /workspace/31.flash_ctrl_rw_evict/latest |
Test location | /workspace/coverage/default/31.flash_ctrl_sec_info_access.2563438121 |
Short name | T589 |
Test name | |
Test status | |
Simulation time | 3554309300 ps |
CPU time | 64.65 seconds |
Started | May 02 02:42:08 PM PDT 24 |
Finished | May 02 02:43:14 PM PDT 24 |
Peak memory | 264380 kb |
Host | smart-aabe9aab-954d-4ca4-bc26-f67d1823bff0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2563438121 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_sec_info_access.2563438121 |
Directory | /workspace/31.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/31.flash_ctrl_smoke.3970407560 |
Short name | T398 |
Test name | |
Test status | |
Simulation time | 19464600 ps |
CPU time | 97.82 seconds |
Started | May 02 02:42:00 PM PDT 24 |
Finished | May 02 02:43:39 PM PDT 24 |
Peak memory | 275588 kb |
Host | smart-21f9dee4-d13a-4776-a930-5fdd41016591 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3970407560 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 31.flash_ctrl_smoke.3970407560 |
Directory | /workspace/31.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/32.flash_ctrl_alert_test.3692461154 |
Short name | T620 |
Test name | |
Test status | |
Simulation time | 33146900 ps |
CPU time | 13.94 seconds |
Started | May 02 02:42:17 PM PDT 24 |
Finished | May 02 02:42:33 PM PDT 24 |
Peak memory | 264468 kb |
Host | smart-02efe142-3905-4955-9f86-84158b1bdcef |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3692461154 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_alert_test. 3692461154 |
Directory | /workspace/32.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/32.flash_ctrl_connect.2586124331 |
Short name | T427 |
Test name | |
Test status | |
Simulation time | 18168600 ps |
CPU time | 13.15 seconds |
Started | May 02 02:42:17 PM PDT 24 |
Finished | May 02 02:42:32 PM PDT 24 |
Peak memory | 274724 kb |
Host | smart-f4d63693-dcd3-4fb2-8fc6-0a3a46974e5a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2586124331 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_connect.2586124331 |
Directory | /workspace/32.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/32.flash_ctrl_hw_sec_otp.4257618450 |
Short name | T752 |
Test name | |
Test status | |
Simulation time | 4850121900 ps |
CPU time | 108.83 seconds |
Started | May 02 02:42:11 PM PDT 24 |
Finished | May 02 02:44:02 PM PDT 24 |
Peak memory | 262184 kb |
Host | smart-54611cb0-f379-4b4c-ab6e-9d0d191aba19 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4257618450 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_ hw_sec_otp.4257618450 |
Directory | /workspace/32.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/32.flash_ctrl_intr_rd.938419103 |
Short name | T708 |
Test name | |
Test status | |
Simulation time | 2491137700 ps |
CPU time | 183.77 seconds |
Started | May 02 02:42:10 PM PDT 24 |
Finished | May 02 02:45:16 PM PDT 24 |
Peak memory | 293372 kb |
Host | smart-ce6ca4d3-8751-4a8d-8437-83be45ca33c1 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=938419103 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SE Q=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.flas h_ctrl_intr_rd.938419103 |
Directory | /workspace/32.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/32.flash_ctrl_intr_rd_slow_flash.1317327269 |
Short name | T672 |
Test name | |
Test status | |
Simulation time | 8138572500 ps |
CPU time | 182.47 seconds |
Started | May 02 02:42:08 PM PDT 24 |
Finished | May 02 02:45:11 PM PDT 24 |
Peak memory | 290272 kb |
Host | smart-6d1883c4-37ab-4b00-a9e2-fab6f93139b3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1317327269 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_intr_rd_slow_flash.1317327269 |
Directory | /workspace/32.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/32.flash_ctrl_otp_reset.1801754452 |
Short name | T799 |
Test name | |
Test status | |
Simulation time | 57058600 ps |
CPU time | 129.74 seconds |
Started | May 02 02:42:09 PM PDT 24 |
Finished | May 02 02:44:20 PM PDT 24 |
Peak memory | 259336 kb |
Host | smart-3d04b0df-0176-4768-b768-fbd9de77518b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1801754452 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_o tp_reset.1801754452 |
Directory | /workspace/32.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/32.flash_ctrl_sec_info_access.1147168076 |
Short name | T924 |
Test name | |
Test status | |
Simulation time | 3354783600 ps |
CPU time | 61.04 seconds |
Started | May 02 02:42:15 PM PDT 24 |
Finished | May 02 02:43:19 PM PDT 24 |
Peak memory | 262440 kb |
Host | smart-506e6207-d02d-470d-b27a-e0537ae624db |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1147168076 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_sec_info_access.1147168076 |
Directory | /workspace/32.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/32.flash_ctrl_smoke.3839157187 |
Short name | T192 |
Test name | |
Test status | |
Simulation time | 154410600 ps |
CPU time | 146.08 seconds |
Started | May 02 02:42:11 PM PDT 24 |
Finished | May 02 02:44:39 PM PDT 24 |
Peak memory | 275292 kb |
Host | smart-294923c1-fccc-401a-90ee-22d3bbc68351 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3839157187 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 32.flash_ctrl_smoke.3839157187 |
Directory | /workspace/32.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/33.flash_ctrl_alert_test.4249467722 |
Short name | T231 |
Test name | |
Test status | |
Simulation time | 97901200 ps |
CPU time | 13.4 seconds |
Started | May 02 02:42:16 PM PDT 24 |
Finished | May 02 02:42:32 PM PDT 24 |
Peak memory | 257628 kb |
Host | smart-ba41589a-8357-4311-90b8-b2451cf2bce5 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4249467722 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_alert_test. 4249467722 |
Directory | /workspace/33.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/33.flash_ctrl_connect.1785141317 |
Short name | T503 |
Test name | |
Test status | |
Simulation time | 28747500 ps |
CPU time | 15.65 seconds |
Started | May 02 02:42:18 PM PDT 24 |
Finished | May 02 02:42:35 PM PDT 24 |
Peak memory | 275396 kb |
Host | smart-a4d16831-176a-4060-8226-2badeccdaed5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1785141317 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_connect.1785141317 |
Directory | /workspace/33.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/33.flash_ctrl_disable.1939840730 |
Short name | T858 |
Test name | |
Test status | |
Simulation time | 21115900 ps |
CPU time | 22.18 seconds |
Started | May 02 02:42:15 PM PDT 24 |
Finished | May 02 02:42:40 PM PDT 24 |
Peak memory | 273064 kb |
Host | smart-3f241bc3-7769-4aeb-8790-17ba47b1da7a |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1939840730 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_disable.1939840730 |
Directory | /workspace/33.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/33.flash_ctrl_hw_sec_otp.383558376 |
Short name | T246 |
Test name | |
Test status | |
Simulation time | 7327734200 ps |
CPU time | 108.35 seconds |
Started | May 02 02:42:17 PM PDT 24 |
Finished | May 02 02:44:07 PM PDT 24 |
Peak memory | 262128 kb |
Host | smart-c307ab7d-09dd-48be-a165-dbd976eeb7c3 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=383558376 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_h w_sec_otp.383558376 |
Directory | /workspace/33.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/33.flash_ctrl_intr_rd.3057963343 |
Short name | T334 |
Test name | |
Test status | |
Simulation time | 8469929900 ps |
CPU time | 178.56 seconds |
Started | May 02 02:42:19 PM PDT 24 |
Finished | May 02 02:45:19 PM PDT 24 |
Peak memory | 284772 kb |
Host | smart-112db875-88f6-413b-aef2-2b9844ec8856 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3057963343 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.fla sh_ctrl_intr_rd.3057963343 |
Directory | /workspace/33.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/33.flash_ctrl_otp_reset.329434634 |
Short name | T92 |
Test name | |
Test status | |
Simulation time | 174960300 ps |
CPU time | 111.02 seconds |
Started | May 02 02:42:16 PM PDT 24 |
Finished | May 02 02:44:09 PM PDT 24 |
Peak memory | 260536 kb |
Host | smart-1a92b6b0-bd8d-4066-885d-7e67e42b7fe0 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=329434634 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_ot p_reset.329434634 |
Directory | /workspace/33.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/33.flash_ctrl_sec_info_access.1683037159 |
Short name | T412 |
Test name | |
Test status | |
Simulation time | 4004623100 ps |
CPU time | 71.44 seconds |
Started | May 02 02:42:15 PM PDT 24 |
Finished | May 02 02:43:29 PM PDT 24 |
Peak memory | 262680 kb |
Host | smart-54fc512b-5867-4674-9ddb-d65665746996 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1683037159 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_sec_info_access.1683037159 |
Directory | /workspace/33.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/33.flash_ctrl_smoke.3301542768 |
Short name | T195 |
Test name | |
Test status | |
Simulation time | 3240956500 ps |
CPU time | 200.15 seconds |
Started | May 02 02:42:24 PM PDT 24 |
Finished | May 02 02:45:45 PM PDT 24 |
Peak memory | 280816 kb |
Host | smart-71775953-ff88-435f-97fe-af411d11b32b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3301542768 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 33.flash_ctrl_smoke.3301542768 |
Directory | /workspace/33.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/34.flash_ctrl_connect.801654093 |
Short name | T857 |
Test name | |
Test status | |
Simulation time | 16010400 ps |
CPU time | 13.08 seconds |
Started | May 02 02:42:24 PM PDT 24 |
Finished | May 02 02:42:38 PM PDT 24 |
Peak memory | 275288 kb |
Host | smart-a8b1da10-5a8f-4d6e-9e2b-b249f9408f23 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=801654093 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_connect.801654093 |
Directory | /workspace/34.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/34.flash_ctrl_disable.849400138 |
Short name | T351 |
Test name | |
Test status | |
Simulation time | 11302800 ps |
CPU time | 21.92 seconds |
Started | May 02 02:42:23 PM PDT 24 |
Finished | May 02 02:42:46 PM PDT 24 |
Peak memory | 280192 kb |
Host | smart-092d1135-ffaa-420a-b03c-395d49fa9fcd |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=849400138 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_disable.849400138 |
Directory | /workspace/34.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/34.flash_ctrl_hw_sec_otp.4183064409 |
Short name | T764 |
Test name | |
Test status | |
Simulation time | 26771012000 ps |
CPU time | 151.29 seconds |
Started | May 02 02:42:19 PM PDT 24 |
Finished | May 02 02:44:52 PM PDT 24 |
Peak memory | 261832 kb |
Host | smart-f3b5f293-02d2-4457-b5ee-59c0ce8281be |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4183064409 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_ hw_sec_otp.4183064409 |
Directory | /workspace/34.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/34.flash_ctrl_intr_rd.3014841098 |
Short name | T678 |
Test name | |
Test status | |
Simulation time | 2293506500 ps |
CPU time | 182.59 seconds |
Started | May 02 02:42:19 PM PDT 24 |
Finished | May 02 02:45:23 PM PDT 24 |
Peak memory | 293504 kb |
Host | smart-3889ea53-e0fa-4c02-871c-1c37c88dadd9 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3014841098 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.fla sh_ctrl_intr_rd.3014841098 |
Directory | /workspace/34.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/34.flash_ctrl_intr_rd_slow_flash.2952190449 |
Short name | T912 |
Test name | |
Test status | |
Simulation time | 8128577700 ps |
CPU time | 195.44 seconds |
Started | May 02 02:42:18 PM PDT 24 |
Finished | May 02 02:45:35 PM PDT 24 |
Peak memory | 284236 kb |
Host | smart-b56c6a01-1d13-4c28-b60c-17c0cff41f06 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2952190449 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_intr_rd_slow_flash.2952190449 |
Directory | /workspace/34.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/34.flash_ctrl_otp_reset.4255711012 |
Short name | T779 |
Test name | |
Test status | |
Simulation time | 38933900 ps |
CPU time | 133.24 seconds |
Started | May 02 02:42:18 PM PDT 24 |
Finished | May 02 02:44:33 PM PDT 24 |
Peak memory | 262824 kb |
Host | smart-4f4343ba-b91d-4462-b0d5-a68de5e2037a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4255711012 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_o tp_reset.4255711012 |
Directory | /workspace/34.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/34.flash_ctrl_rw_evict.4032840311 |
Short name | T72 |
Test name | |
Test status | |
Simulation time | 71347100 ps |
CPU time | 31.31 seconds |
Started | May 02 02:42:23 PM PDT 24 |
Finished | May 02 02:42:55 PM PDT 24 |
Peak memory | 273068 kb |
Host | smart-37355a50-8d3f-4e34-b6bb-3eca13904562 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4032840311 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.fl ash_ctrl_rw_evict.4032840311 |
Directory | /workspace/34.flash_ctrl_rw_evict/latest |
Test location | /workspace/coverage/default/34.flash_ctrl_rw_evict_all_en.1355025467 |
Short name | T783 |
Test name | |
Test status | |
Simulation time | 160449700 ps |
CPU time | 31.17 seconds |
Started | May 02 02:42:23 PM PDT 24 |
Finished | May 02 02:42:55 PM PDT 24 |
Peak memory | 275072 kb |
Host | smart-abaf0023-22ac-49a9-9604-11d7ad651fd9 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +en_always_prog=1 en_rnd_data=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +U VM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1355025467 -assert nopostproc +UVM_TESTNAME= flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_rw_evict_all_en.1355025467 |
Directory | /workspace/34.flash_ctrl_rw_evict_all_en/latest |
Test location | /workspace/coverage/default/34.flash_ctrl_sec_info_access.3324608883 |
Short name | T375 |
Test name | |
Test status | |
Simulation time | 5811583800 ps |
CPU time | 75.76 seconds |
Started | May 02 02:42:24 PM PDT 24 |
Finished | May 02 02:43:40 PM PDT 24 |
Peak memory | 259208 kb |
Host | smart-5ddbc887-5c0a-4b26-a969-ba8fcb255380 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3324608883 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_sec_info_access.3324608883 |
Directory | /workspace/34.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/34.flash_ctrl_smoke.3400498226 |
Short name | T493 |
Test name | |
Test status | |
Simulation time | 56613300 ps |
CPU time | 143.75 seconds |
Started | May 02 02:42:15 PM PDT 24 |
Finished | May 02 02:44:42 PM PDT 24 |
Peak memory | 275864 kb |
Host | smart-2eb5a40f-c9b1-4afa-9164-23cc73bd58b1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3400498226 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 34.flash_ctrl_smoke.3400498226 |
Directory | /workspace/34.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/35.flash_ctrl_alert_test.3029186862 |
Short name | T197 |
Test name | |
Test status | |
Simulation time | 81778900 ps |
CPU time | 13.45 seconds |
Started | May 02 02:42:28 PM PDT 24 |
Finished | May 02 02:42:43 PM PDT 24 |
Peak memory | 264600 kb |
Host | smart-35e6a878-923b-4032-a5de-955c2789d237 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3029186862 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_alert_test. 3029186862 |
Directory | /workspace/35.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/35.flash_ctrl_connect.2979858051 |
Short name | T940 |
Test name | |
Test status | |
Simulation time | 27650600 ps |
CPU time | 13.61 seconds |
Started | May 02 02:42:30 PM PDT 24 |
Finished | May 02 02:42:45 PM PDT 24 |
Peak memory | 274860 kb |
Host | smart-4b5fc4d7-e8d3-4973-8b7e-0d7f7f55e7aa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2979858051 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_connect.2979858051 |
Directory | /workspace/35.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/35.flash_ctrl_hw_sec_otp.2974034423 |
Short name | T664 |
Test name | |
Test status | |
Simulation time | 3793908600 ps |
CPU time | 81.7 seconds |
Started | May 02 02:42:22 PM PDT 24 |
Finished | May 02 02:43:45 PM PDT 24 |
Peak memory | 262032 kb |
Host | smart-f17d4bf9-a0b3-4ced-811d-86a71d310e0d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2974034423 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_ hw_sec_otp.2974034423 |
Directory | /workspace/35.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/35.flash_ctrl_intr_rd.3617246770 |
Short name | T634 |
Test name | |
Test status | |
Simulation time | 5062596400 ps |
CPU time | 163.81 seconds |
Started | May 02 02:42:22 PM PDT 24 |
Finished | May 02 02:45:06 PM PDT 24 |
Peak memory | 290444 kb |
Host | smart-6d5fef73-3f46-48a6-a572-cc08d40adca5 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3617246770 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.fla sh_ctrl_intr_rd.3617246770 |
Directory | /workspace/35.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/35.flash_ctrl_intr_rd_slow_flash.2331611185 |
Short name | T873 |
Test name | |
Test status | |
Simulation time | 10241015400 ps |
CPU time | 224.19 seconds |
Started | May 02 02:42:22 PM PDT 24 |
Finished | May 02 02:46:08 PM PDT 24 |
Peak memory | 284180 kb |
Host | smart-35bf722c-763d-437a-98f5-5d4423436ead |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2331611185 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_intr_rd_slow_flash.2331611185 |
Directory | /workspace/35.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/35.flash_ctrl_otp_reset.3279885096 |
Short name | T775 |
Test name | |
Test status | |
Simulation time | 35359600 ps |
CPU time | 130.7 seconds |
Started | May 02 02:42:21 PM PDT 24 |
Finished | May 02 02:44:32 PM PDT 24 |
Peak memory | 259304 kb |
Host | smart-542b298d-a9be-4bd1-8bb5-3ac707151e4e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3279885096 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_o tp_reset.3279885096 |
Directory | /workspace/35.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/35.flash_ctrl_rw_evict.2560696016 |
Short name | T12 |
Test name | |
Test status | |
Simulation time | 52629900 ps |
CPU time | 28.93 seconds |
Started | May 02 02:42:22 PM PDT 24 |
Finished | May 02 02:42:52 PM PDT 24 |
Peak memory | 273068 kb |
Host | smart-fad6c099-f939-48d4-bdf3-f92f6aab192f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2560696016 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.fl ash_ctrl_rw_evict.2560696016 |
Directory | /workspace/35.flash_ctrl_rw_evict/latest |
Test location | /workspace/coverage/default/35.flash_ctrl_smoke.3796133876 |
Short name | T489 |
Test name | |
Test status | |
Simulation time | 46873900 ps |
CPU time | 169.1 seconds |
Started | May 02 02:42:25 PM PDT 24 |
Finished | May 02 02:45:15 PM PDT 24 |
Peak memory | 277088 kb |
Host | smart-af4ec10a-218f-4c3d-a8ea-efc4746c92a1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3796133876 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 35.flash_ctrl_smoke.3796133876 |
Directory | /workspace/35.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/36.flash_ctrl_alert_test.1173121603 |
Short name | T673 |
Test name | |
Test status | |
Simulation time | 41101600 ps |
CPU time | 13.51 seconds |
Started | May 02 02:42:28 PM PDT 24 |
Finished | May 02 02:42:44 PM PDT 24 |
Peak memory | 257588 kb |
Host | smart-e0d9d058-0a6f-4ebc-bf82-b9df40167bab |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1173121603 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_alert_test. 1173121603 |
Directory | /workspace/36.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/36.flash_ctrl_connect.925347487 |
Short name | T66 |
Test name | |
Test status | |
Simulation time | 68103600 ps |
CPU time | 15.51 seconds |
Started | May 02 02:42:28 PM PDT 24 |
Finished | May 02 02:42:44 PM PDT 24 |
Peak memory | 275332 kb |
Host | smart-3268db2b-4a3a-4d16-8ff7-d306563beede |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=925347487 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_connect.925347487 |
Directory | /workspace/36.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/36.flash_ctrl_disable.1063959806 |
Short name | T355 |
Test name | |
Test status | |
Simulation time | 18617100 ps |
CPU time | 22.05 seconds |
Started | May 02 02:42:30 PM PDT 24 |
Finished | May 02 02:42:53 PM PDT 24 |
Peak memory | 280064 kb |
Host | smart-fb4b98c8-7b44-44b2-b07d-60c3e28af755 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1063959806 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_disable.1063959806 |
Directory | /workspace/36.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/36.flash_ctrl_hw_sec_otp.4206836663 |
Short name | T669 |
Test name | |
Test status | |
Simulation time | 2925487000 ps |
CPU time | 38 seconds |
Started | May 02 02:42:28 PM PDT 24 |
Finished | May 02 02:43:08 PM PDT 24 |
Peak memory | 261764 kb |
Host | smart-731be2e0-8070-4a05-80fb-4ed3458bf0ce |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4206836663 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_ hw_sec_otp.4206836663 |
Directory | /workspace/36.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/36.flash_ctrl_intr_rd.4052092209 |
Short name | T734 |
Test name | |
Test status | |
Simulation time | 939461200 ps |
CPU time | 154.98 seconds |
Started | May 02 02:42:29 PM PDT 24 |
Finished | May 02 02:45:06 PM PDT 24 |
Peak memory | 292512 kb |
Host | smart-04c06937-2cea-4cfe-accb-ebc94bc0453b |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4052092209 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.fla sh_ctrl_intr_rd.4052092209 |
Directory | /workspace/36.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/36.flash_ctrl_intr_rd_slow_flash.4226507651 |
Short name | T800 |
Test name | |
Test status | |
Simulation time | 32831866900 ps |
CPU time | 217.37 seconds |
Started | May 02 02:42:30 PM PDT 24 |
Finished | May 02 02:46:09 PM PDT 24 |
Peak memory | 284328 kb |
Host | smart-904f127f-7d69-4d43-9e0c-4aaf46ec2269 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4226507651 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_intr_rd_slow_flash.4226507651 |
Directory | /workspace/36.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/36.flash_ctrl_otp_reset.971594462 |
Short name | T636 |
Test name | |
Test status | |
Simulation time | 102767900 ps |
CPU time | 130.51 seconds |
Started | May 02 02:42:28 PM PDT 24 |
Finished | May 02 02:44:40 PM PDT 24 |
Peak memory | 259164 kb |
Host | smart-05cd43ad-7ac4-488f-a714-809264ebdf69 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=971594462 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_ot p_reset.971594462 |
Directory | /workspace/36.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/36.flash_ctrl_smoke.2943586311 |
Short name | T235 |
Test name | |
Test status | |
Simulation time | 43908900 ps |
CPU time | 98.82 seconds |
Started | May 02 02:42:28 PM PDT 24 |
Finished | May 02 02:44:08 PM PDT 24 |
Peak memory | 276260 kb |
Host | smart-5fa8eb28-fe20-45b5-996c-3a22ecb9a5b0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2943586311 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 36.flash_ctrl_smoke.2943586311 |
Directory | /workspace/36.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/37.flash_ctrl_alert_test.2761185300 |
Short name | T879 |
Test name | |
Test status | |
Simulation time | 470094400 ps |
CPU time | 14.55 seconds |
Started | May 02 02:42:37 PM PDT 24 |
Finished | May 02 02:42:52 PM PDT 24 |
Peak memory | 257672 kb |
Host | smart-45829bc7-bca3-4f47-a977-26a12ee934c0 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2761185300 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_alert_test. 2761185300 |
Directory | /workspace/37.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/37.flash_ctrl_connect.2107853532 |
Short name | T874 |
Test name | |
Test status | |
Simulation time | 13302700 ps |
CPU time | 13.12 seconds |
Started | May 02 02:42:40 PM PDT 24 |
Finished | May 02 02:42:54 PM PDT 24 |
Peak memory | 275320 kb |
Host | smart-2bc5d0db-7958-4af1-8b24-5029e306b035 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2107853532 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_connect.2107853532 |
Directory | /workspace/37.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/37.flash_ctrl_disable.2032630819 |
Short name | T606 |
Test name | |
Test status | |
Simulation time | 50952700 ps |
CPU time | 22.36 seconds |
Started | May 02 02:42:36 PM PDT 24 |
Finished | May 02 02:43:00 PM PDT 24 |
Peak memory | 272992 kb |
Host | smart-84f4d473-a5d8-4026-8f0d-475178f0fe76 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2032630819 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_disable.2032630819 |
Directory | /workspace/37.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/37.flash_ctrl_hw_sec_otp.239303414 |
Short name | T911 |
Test name | |
Test status | |
Simulation time | 1194286000 ps |
CPU time | 103.14 seconds |
Started | May 02 02:42:31 PM PDT 24 |
Finished | May 02 02:44:16 PM PDT 24 |
Peak memory | 262072 kb |
Host | smart-d847c223-7aa3-4b78-b2cd-18c717097caf |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=239303414 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_h w_sec_otp.239303414 |
Directory | /workspace/37.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/37.flash_ctrl_intr_rd.443178707 |
Short name | T939 |
Test name | |
Test status | |
Simulation time | 2067178500 ps |
CPU time | 150.76 seconds |
Started | May 02 02:42:30 PM PDT 24 |
Finished | May 02 02:45:03 PM PDT 24 |
Peak memory | 293580 kb |
Host | smart-e85124fd-7008-47aa-955b-527715ce647a |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=443178707 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SE Q=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.flas h_ctrl_intr_rd.443178707 |
Directory | /workspace/37.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/37.flash_ctrl_intr_rd_slow_flash.1654662462 |
Short name | T336 |
Test name | |
Test status | |
Simulation time | 10336435900 ps |
CPU time | 202.36 seconds |
Started | May 02 02:42:28 PM PDT 24 |
Finished | May 02 02:45:53 PM PDT 24 |
Peak memory | 290144 kb |
Host | smart-363d9112-961f-4922-87b4-1b469b5c6a4c |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1654662462 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_intr_rd_slow_flash.1654662462 |
Directory | /workspace/37.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/37.flash_ctrl_otp_reset.3116568388 |
Short name | T638 |
Test name | |
Test status | |
Simulation time | 48572700 ps |
CPU time | 111.35 seconds |
Started | May 02 02:42:30 PM PDT 24 |
Finished | May 02 02:44:23 PM PDT 24 |
Peak memory | 259116 kb |
Host | smart-8845cf69-684d-43f2-8794-4bd960f719a6 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3116568388 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_o tp_reset.3116568388 |
Directory | /workspace/37.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/37.flash_ctrl_sec_info_access.2582612669 |
Short name | T432 |
Test name | |
Test status | |
Simulation time | 1847599500 ps |
CPU time | 55.61 seconds |
Started | May 02 02:42:36 PM PDT 24 |
Finished | May 02 02:43:33 PM PDT 24 |
Peak memory | 262688 kb |
Host | smart-f829ab98-fa2c-4725-8384-651f6d9990be |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2582612669 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_sec_info_access.2582612669 |
Directory | /workspace/37.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/37.flash_ctrl_smoke.3821226678 |
Short name | T903 |
Test name | |
Test status | |
Simulation time | 315236800 ps |
CPU time | 144.21 seconds |
Started | May 02 02:42:28 PM PDT 24 |
Finished | May 02 02:44:54 PM PDT 24 |
Peak memory | 278504 kb |
Host | smart-166e15bc-3e15-4a19-af9b-69906b301b60 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3821226678 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 37.flash_ctrl_smoke.3821226678 |
Directory | /workspace/37.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/38.flash_ctrl_alert_test.848493384 |
Short name | T579 |
Test name | |
Test status | |
Simulation time | 58736400 ps |
CPU time | 13.57 seconds |
Started | May 02 02:42:43 PM PDT 24 |
Finished | May 02 02:42:57 PM PDT 24 |
Peak memory | 257568 kb |
Host | smart-507c4a77-59ce-4459-b8f8-e3a68be5b749 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=848493384 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_alert_test.848493384 |
Directory | /workspace/38.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/38.flash_ctrl_connect.3187588733 |
Short name | T472 |
Test name | |
Test status | |
Simulation time | 13876600 ps |
CPU time | 16.16 seconds |
Started | May 02 02:42:43 PM PDT 24 |
Finished | May 02 02:43:01 PM PDT 24 |
Peak memory | 274832 kb |
Host | smart-808c3acb-c42f-4a80-9677-f069600e02fb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3187588733 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_connect.3187588733 |
Directory | /workspace/38.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/38.flash_ctrl_disable.4265111452 |
Short name | T219 |
Test name | |
Test status | |
Simulation time | 20552600 ps |
CPU time | 22.04 seconds |
Started | May 02 02:42:43 PM PDT 24 |
Finished | May 02 02:43:06 PM PDT 24 |
Peak memory | 273080 kb |
Host | smart-acf9f341-4fe0-406d-b53e-eb136fe226ed |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4265111452 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_disable.4265111452 |
Directory | /workspace/38.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/38.flash_ctrl_hw_sec_otp.3295109616 |
Short name | T790 |
Test name | |
Test status | |
Simulation time | 2796628400 ps |
CPU time | 40.16 seconds |
Started | May 02 02:42:35 PM PDT 24 |
Finished | May 02 02:43:16 PM PDT 24 |
Peak memory | 261748 kb |
Host | smart-841ba624-2695-4feb-8d16-a0abd7b7f900 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3295109616 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_ hw_sec_otp.3295109616 |
Directory | /workspace/38.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/38.flash_ctrl_intr_rd.1763503148 |
Short name | T841 |
Test name | |
Test status | |
Simulation time | 3856739600 ps |
CPU time | 175.05 seconds |
Started | May 02 02:42:37 PM PDT 24 |
Finished | May 02 02:45:34 PM PDT 24 |
Peak memory | 292520 kb |
Host | smart-3a982555-9536-495b-a2ea-7688d69cae75 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1763503148 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.fla sh_ctrl_intr_rd.1763503148 |
Directory | /workspace/38.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/38.flash_ctrl_intr_rd_slow_flash.1832863451 |
Short name | T822 |
Test name | |
Test status | |
Simulation time | 8176031300 ps |
CPU time | 166.3 seconds |
Started | May 02 02:42:37 PM PDT 24 |
Finished | May 02 02:45:24 PM PDT 24 |
Peak memory | 290240 kb |
Host | smart-0f78bedf-3c04-4349-839d-38634333fd7e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1832863451 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_intr_rd_slow_flash.1832863451 |
Directory | /workspace/38.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/38.flash_ctrl_otp_reset.3279947135 |
Short name | T523 |
Test name | |
Test status | |
Simulation time | 412045700 ps |
CPU time | 133.17 seconds |
Started | May 02 02:42:36 PM PDT 24 |
Finished | May 02 02:44:50 PM PDT 24 |
Peak memory | 263420 kb |
Host | smart-0a7d2e21-3bbd-4201-8216-00869e6e2114 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3279947135 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_o tp_reset.3279947135 |
Directory | /workspace/38.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/38.flash_ctrl_sec_info_access.470702978 |
Short name | T243 |
Test name | |
Test status | |
Simulation time | 6388623600 ps |
CPU time | 61.52 seconds |
Started | May 02 02:42:41 PM PDT 24 |
Finished | May 02 02:43:43 PM PDT 24 |
Peak memory | 264428 kb |
Host | smart-92f39915-dba8-4b6a-a480-134c9ec43d5e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=470702978 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_sec_info_access.470702978 |
Directory | /workspace/38.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/38.flash_ctrl_smoke.34523414 |
Short name | T743 |
Test name | |
Test status | |
Simulation time | 52483400 ps |
CPU time | 75.95 seconds |
Started | May 02 02:42:37 PM PDT 24 |
Finished | May 02 02:43:54 PM PDT 24 |
Peak memory | 274196 kb |
Host | smart-6e316f9f-92f1-4e7e-8adf-6c205288b3df |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=34523414 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+co nd+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 38.flash_ctrl_smoke.34523414 |
Directory | /workspace/38.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/39.flash_ctrl_alert_test.3084540821 |
Short name | T880 |
Test name | |
Test status | |
Simulation time | 373265300 ps |
CPU time | 13.94 seconds |
Started | May 02 02:42:44 PM PDT 24 |
Finished | May 02 02:43:00 PM PDT 24 |
Peak memory | 257664 kb |
Host | smart-e168b5aa-2bb3-4681-b2bd-e314186bfc5d |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3084540821 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_alert_test. 3084540821 |
Directory | /workspace/39.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/39.flash_ctrl_connect.849983836 |
Short name | T539 |
Test name | |
Test status | |
Simulation time | 202156400 ps |
CPU time | 15.66 seconds |
Started | May 02 02:42:43 PM PDT 24 |
Finished | May 02 02:42:59 PM PDT 24 |
Peak memory | 274780 kb |
Host | smart-4ac65e41-86b3-45b1-8216-ddb1953b7ff4 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=849983836 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_connect.849983836 |
Directory | /workspace/39.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/39.flash_ctrl_hw_sec_otp.249730462 |
Short name | T431 |
Test name | |
Test status | |
Simulation time | 8365854200 ps |
CPU time | 242.5 seconds |
Started | May 02 02:42:42 PM PDT 24 |
Finished | May 02 02:46:45 PM PDT 24 |
Peak memory | 261428 kb |
Host | smart-8df8a9fd-0d14-4d59-9e69-6d1d046030f3 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=249730462 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_h w_sec_otp.249730462 |
Directory | /workspace/39.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/39.flash_ctrl_intr_rd.3388354884 |
Short name | T755 |
Test name | |
Test status | |
Simulation time | 4369800400 ps |
CPU time | 163.58 seconds |
Started | May 02 02:42:45 PM PDT 24 |
Finished | May 02 02:45:30 PM PDT 24 |
Peak memory | 293608 kb |
Host | smart-7ccb9620-155f-4321-80af-f21870384e0f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3388354884 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.fla sh_ctrl_intr_rd.3388354884 |
Directory | /workspace/39.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/39.flash_ctrl_intr_rd_slow_flash.3478082541 |
Short name | T530 |
Test name | |
Test status | |
Simulation time | 70923771000 ps |
CPU time | 215.11 seconds |
Started | May 02 02:42:43 PM PDT 24 |
Finished | May 02 02:46:19 PM PDT 24 |
Peak memory | 292548 kb |
Host | smart-2493d3bf-2c14-40c4-90ef-afa24df6053c |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3478082541 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_intr_rd_slow_flash.3478082541 |
Directory | /workspace/39.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/39.flash_ctrl_otp_reset.1602370833 |
Short name | T410 |
Test name | |
Test status | |
Simulation time | 165767600 ps |
CPU time | 132.85 seconds |
Started | May 02 02:42:43 PM PDT 24 |
Finished | May 02 02:44:57 PM PDT 24 |
Peak memory | 259444 kb |
Host | smart-592a2bc0-6a33-4b15-94ac-99c972b56106 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1602370833 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_o tp_reset.1602370833 |
Directory | /workspace/39.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/39.flash_ctrl_sec_info_access.2147589942 |
Short name | T363 |
Test name | |
Test status | |
Simulation time | 1912244400 ps |
CPU time | 56.83 seconds |
Started | May 02 02:42:42 PM PDT 24 |
Finished | May 02 02:43:41 PM PDT 24 |
Peak memory | 262724 kb |
Host | smart-f5352663-9bdc-42dd-8a51-99f533d3569b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2147589942 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_sec_info_access.2147589942 |
Directory | /workspace/39.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/39.flash_ctrl_smoke.1597787552 |
Short name | T215 |
Test name | |
Test status | |
Simulation time | 280504200 ps |
CPU time | 96.35 seconds |
Started | May 02 02:42:44 PM PDT 24 |
Finished | May 02 02:44:21 PM PDT 24 |
Peak memory | 274424 kb |
Host | smart-e57fea38-95f5-41bd-8675-129f3a30aa4f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1597787552 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 39.flash_ctrl_smoke.1597787552 |
Directory | /workspace/39.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_alert_test.743089824 |
Short name | T394 |
Test name | |
Test status | |
Simulation time | 41954300 ps |
CPU time | 13.86 seconds |
Started | May 02 02:37:09 PM PDT 24 |
Finished | May 02 02:37:24 PM PDT 24 |
Peak memory | 257672 kb |
Host | smart-8c362b93-0361-4978-8230-cfb670e9f16a |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=743089824 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_alert_test.743089824 |
Directory | /workspace/4.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_config_regwen.2992638203 |
Short name | T346 |
Test name | |
Test status | |
Simulation time | 24608900 ps |
CPU time | 13.67 seconds |
Started | May 02 02:37:11 PM PDT 24 |
Finished | May 02 02:37:26 PM PDT 24 |
Peak memory | 264132 kb |
Host | smart-49964c79-a968-4b5a-b4d6-50f11693837f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -u cli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2992638203 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SE Q=flash_ctrl_config_regwen_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4 .flash_ctrl_config_regwen.2992638203 |
Directory | /workspace/4.flash_ctrl_config_regwen/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_connect.3961589224 |
Short name | T567 |
Test name | |
Test status | |
Simulation time | 28623600 ps |
CPU time | 15.64 seconds |
Started | May 02 02:37:14 PM PDT 24 |
Finished | May 02 02:37:31 PM PDT 24 |
Peak memory | 274712 kb |
Host | smart-056e0c0c-475c-4b93-af40-2c515c5fb6cb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3961589224 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_connect.3961589224 |
Directory | /workspace/4.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_erase_suspend.744438635 |
Short name | T153 |
Test name | |
Test status | |
Simulation time | 5506798700 ps |
CPU time | 478.11 seconds |
Started | May 02 02:36:54 PM PDT 24 |
Finished | May 02 02:44:53 PM PDT 24 |
Peak memory | 262396 kb |
Host | smart-c3d09451-37ed-4c77-af4f-c610d592a4e2 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=744438635 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_erase_suspend_vs eq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_erase_suspend.744438635 |
Directory | /workspace/4.flash_ctrl_erase_suspend/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_error_mp.3137822579 |
Short name | T719 |
Test name | |
Test status | |
Simulation time | 4300507600 ps |
CPU time | 2231.39 seconds |
Started | May 02 02:36:53 PM PDT 24 |
Finished | May 02 03:14:06 PM PDT 24 |
Peak memory | 263860 kb |
Host | smart-d46e8bda-ff44-441e-aab6-82b0946cb8b9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3137822579 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_err or_mp.3137822579 |
Directory | /workspace/4.flash_ctrl_error_mp/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_error_prog_type.1736990073 |
Short name | T34 |
Test name | |
Test status | |
Simulation time | 3202500000 ps |
CPU time | 2065.78 seconds |
Started | May 02 02:36:53 PM PDT 24 |
Finished | May 02 03:11:20 PM PDT 24 |
Peak memory | 264460 kb |
Host | smart-8c6d45d3-fc11-4308-b286-bd0d7a5ac40f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1736990073 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_type_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_error_prog_type.1736990073 |
Directory | /workspace/4.flash_ctrl_error_prog_type/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_error_prog_win.1415060454 |
Short name | T162 |
Test name | |
Test status | |
Simulation time | 1584912800 ps |
CPU time | 1036.18 seconds |
Started | May 02 02:36:58 PM PDT 24 |
Finished | May 02 02:54:16 PM PDT 24 |
Peak memory | 272720 kb |
Host | smart-02b5e0f6-26ea-4a06-a15e-c734be266dbd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1415060454 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_error_prog_win.1415060454 |
Directory | /workspace/4.flash_ctrl_error_prog_win/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_fs_sup.3194306697 |
Short name | T494 |
Test name | |
Test status | |
Simulation time | 377725600 ps |
CPU time | 37.78 seconds |
Started | May 02 02:37:10 PM PDT 24 |
Finished | May 02 02:37:49 PM PDT 24 |
Peak memory | 276432 kb |
Host | smart-707da85a-b419-4200-b337-e5af9149ef61 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +en_all_info_acc=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=U VM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3194306697 -assert nopostproc +UVM_TESTNAME=flash_ctrl_bas e_test +UVM_TEST_SEQ=flash_ctrl_filesystem_support_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_ log /dev/null -cm_name 4.flash_ctrl_fs_sup.3194306697 |
Directory | /workspace/4.flash_ctrl_fs_sup/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_full_mem_access.844866789 |
Short name | T136 |
Test name | |
Test status | |
Simulation time | 609765447900 ps |
CPU time | 2572.73 seconds |
Started | May 02 02:36:55 PM PDT 24 |
Finished | May 02 03:19:49 PM PDT 24 |
Peak memory | 272696 kb |
Host | smart-05142193-b315-428d-ab56-ead019b532d1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=500_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=844866789 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_full_mem_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ct rl_full_mem_access.844866789 |
Directory | /workspace/4.flash_ctrl_full_mem_access/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_host_ctrl_arb.3709597888 |
Short name | T168 |
Test name | |
Test status | |
Simulation time | 511887977700 ps |
CPU time | 2057.97 seconds |
Started | May 02 02:36:55 PM PDT 24 |
Finished | May 02 03:11:14 PM PDT 24 |
Peak memory | 264468 kb |
Host | smart-6c8fe424-3af8-4b53-a51c-e313c0a825a3 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licque ue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3709597888 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TE ST_SEQ=flash_ctrl_host_ctrl_arb_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_n ame 4.flash_ctrl_host_ctrl_arb.3709597888 |
Directory | /workspace/4.flash_ctrl_host_ctrl_arb/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_host_dir_rd.47595884 |
Short name | T926 |
Test name | |
Test status | |
Simulation time | 199749100 ps |
CPU time | 87.43 seconds |
Started | May 02 02:36:54 PM PDT 24 |
Finished | May 02 02:38:22 PM PDT 24 |
Peak memory | 264384 kb |
Host | smart-07d17d8d-c30f-4a02-b610-4c741fd9f5ff |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=47595884 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_host_dir_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_host_dir_rd.47595884 |
Directory | /workspace/4.flash_ctrl_host_dir_rd/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_hw_prog_rma_wipe_err.3808413538 |
Short name | T659 |
Test name | |
Test status | |
Simulation time | 10034452100 ps |
CPU time | 57.91 seconds |
Started | May 02 02:37:14 PM PDT 24 |
Finished | May 02 02:38:13 PM PDT 24 |
Peak memory | 286700 kb |
Host | smart-4554a00d-773f-4c18-b0cc-53cbf2d2d020 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3808413538 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_hw_prog_rma_wipe_err.3808413538 |
Directory | /workspace/4.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_hw_read_seed_err.3649725351 |
Short name | T864 |
Test name | |
Test status | |
Simulation time | 25861600 ps |
CPU time | 13.27 seconds |
Started | May 02 02:37:11 PM PDT 24 |
Finished | May 02 02:37:26 PM PDT 24 |
Peak memory | 258848 kb |
Host | smart-0b32e46c-b1cc-43a2-8c2c-c2be74da4d96 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3649725351 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_hw_read_seed_err.3649725351 |
Directory | /workspace/4.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_hw_rma_reset.1529888739 |
Short name | T27 |
Test name | |
Test status | |
Simulation time | 40125988000 ps |
CPU time | 841.46 seconds |
Started | May 02 02:36:54 PM PDT 24 |
Finished | May 02 02:50:56 PM PDT 24 |
Peak memory | 262624 kb |
Host | smart-6d5c8b97-3f33-4a5a-8f53-78ad0ecf2b33 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1529888739 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n ull -cm_name 4.flash_ctrl_hw_rma_reset.1529888739 |
Directory | /workspace/4.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_hw_sec_otp.3714971729 |
Short name | T847 |
Test name | |
Test status | |
Simulation time | 14368272900 ps |
CPU time | 148.91 seconds |
Started | May 02 02:36:53 PM PDT 24 |
Finished | May 02 02:39:23 PM PDT 24 |
Peak memory | 262072 kb |
Host | smart-302046a0-c500-432b-8399-3bf74c4d084e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3714971729 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_h w_sec_otp.3714971729 |
Directory | /workspace/4.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_intr_rd.1237041771 |
Short name | T732 |
Test name | |
Test status | |
Simulation time | 3749223600 ps |
CPU time | 158.1 seconds |
Started | May 02 02:37:03 PM PDT 24 |
Finished | May 02 02:39:43 PM PDT 24 |
Peak memory | 293448 kb |
Host | smart-956dda51-454b-4ed4-ba8c-a796b3d3d8d3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1237041771 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flas h_ctrl_intr_rd.1237041771 |
Directory | /workspace/4.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_intr_rd_slow_flash.2436412737 |
Short name | T850 |
Test name | |
Test status | |
Simulation time | 8784773700 ps |
CPU time | 221.66 seconds |
Started | May 02 02:37:10 PM PDT 24 |
Finished | May 02 02:40:53 PM PDT 24 |
Peak memory | 284220 kb |
Host | smart-df9f0134-60f4-4140-ba08-974c6dec588a |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2436412737 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_intr_rd_slow_flash.2436412737 |
Directory | /workspace/4.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_invalid_op.2185247517 |
Short name | T671 |
Test name | |
Test status | |
Simulation time | 4321858800 ps |
CPU time | 69.16 seconds |
Started | May 02 02:37:02 PM PDT 24 |
Finished | May 02 02:38:12 PM PDT 24 |
Peak memory | 260064 kb |
Host | smart-e4c5ece8-44be-4d18-a7b5-8ca49065ee06 |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2185247517 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_o p_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_invalid_op.2185247517 |
Directory | /workspace/4.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_lcmgr_intg.1712619214 |
Short name | T771 |
Test name | |
Test status | |
Simulation time | 90038000 ps |
CPU time | 13.58 seconds |
Started | May 02 02:37:11 PM PDT 24 |
Finished | May 02 02:37:26 PM PDT 24 |
Peak memory | 259208 kb |
Host | smart-754d7700-6433-4f1b-a1ca-0899e27657f8 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1712619214 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 4.flash_ctrl_lcmgr_intg.1712619214 |
Directory | /workspace/4.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_mid_op_rst.2098184168 |
Short name | T41 |
Test name | |
Test status | |
Simulation time | 3954238800 ps |
CPU time | 72.28 seconds |
Started | May 02 02:37:05 PM PDT 24 |
Finished | May 02 02:38:18 PM PDT 24 |
Peak memory | 260000 kb |
Host | smart-d8983b83-c54b-450d-adbf-5f63a67466ba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2098184168 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_mid_op_rst_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_mid_op_rst.2098184168 |
Directory | /workspace/4.flash_ctrl_mid_op_rst/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_mp_regions.2392176936 |
Short name | T460 |
Test name | |
Test status | |
Simulation time | 5330127700 ps |
CPU time | 141.4 seconds |
Started | May 02 02:36:54 PM PDT 24 |
Finished | May 02 02:39:17 PM PDT 24 |
Peak memory | 264420 kb |
Host | smart-2d867aae-37a3-44a0-a28f-0b3f026a0c8a |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2392176936 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 4.flash_ctrl_mp_regions.2392176936 |
Directory | /workspace/4.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_otp_reset.1250535400 |
Short name | T774 |
Test name | |
Test status | |
Simulation time | 741283100 ps |
CPU time | 128.64 seconds |
Started | May 02 02:36:57 PM PDT 24 |
Finished | May 02 02:39:06 PM PDT 24 |
Peak memory | 259404 kb |
Host | smart-6d85a33b-8a5b-4fc3-9f4d-244b674de62e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1250535400 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_ot p_reset.1250535400 |
Directory | /workspace/4.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_phy_ack_consistency.477458273 |
Short name | T119 |
Test name | |
Test status | |
Simulation time | 24702700 ps |
CPU time | 13.98 seconds |
Started | May 02 02:37:12 PM PDT 24 |
Finished | May 02 02:37:27 PM PDT 24 |
Peak memory | 276396 kb |
Host | smart-2abdb9d6-d3a6-460d-b6d4-f5123719046e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +bank0_pct=8 +otf_rd_pct=4 +en_always_all=1 +bypass_alert_ready_to_end_ check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +nt b_random_seed=477458273 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_ack_consistency_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_phy_ack_consistency.477458273 |
Directory | /workspace/4.flash_ctrl_phy_ack_consistency/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_phy_arb.2282353455 |
Short name | T563 |
Test name | |
Test status | |
Simulation time | 5765599800 ps |
CPU time | 543.75 seconds |
Started | May 02 02:36:58 PM PDT 24 |
Finished | May 02 02:46:03 PM PDT 24 |
Peak memory | 264452 kb |
Host | smart-f8439467-e559-49e9-893d-25f47f2f3eef |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=2282353455 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_phy_arb.2282353455 |
Directory | /workspace/4.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_phy_arb_redun.620809536 |
Short name | T181 |
Test name | |
Test status | |
Simulation time | 626049900 ps |
CPU time | 20.82 seconds |
Started | May 02 02:37:10 PM PDT 24 |
Finished | May 02 02:37:32 PM PDT 24 |
Peak memory | 264284 kb |
Host | smart-28292e52-0bb4-451b-8a7e-16e48de54f71 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=5 +otf_num_hr=10 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentatio n_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=620809536 -as sert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_redun_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_d ir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_phy_arb_redun.620809536 |
Directory | /workspace/4.flash_ctrl_phy_arb_redun/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_rand_ops.3916330690 |
Short name | T668 |
Test name | |
Test status | |
Simulation time | 156206300 ps |
CPU time | 297.8 seconds |
Started | May 02 02:36:56 PM PDT 24 |
Finished | May 02 02:41:54 PM PDT 24 |
Peak memory | 276136 kb |
Host | smart-371e1df0-519f-4da4-b734-1d6620e21ddb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3916330690 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_rand_ops.3916330690 |
Directory | /workspace/4.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_rd_buff_evict.3112199955 |
Short name | T458 |
Test name | |
Test status | |
Simulation time | 2090808800 ps |
CPU time | 248.47 seconds |
Started | May 02 02:36:56 PM PDT 24 |
Finished | May 02 02:41:05 PM PDT 24 |
Peak memory | 264412 kb |
Host | smart-7874e9bd-2856-40ca-ace7-63a0da5bddb5 |
User | root |
Command | /workspace/default/simv +en_cov=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/h w/dv/tools/sim.tcl +ntb_random_seed=3112199955 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rd_buff_evict_vseq + en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_rd_buff_evict.3112199955 |
Directory | /workspace/4.flash_ctrl_rd_buff_evict/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_re_evict.2537354815 |
Short name | T690 |
Test name | |
Test status | |
Simulation time | 92353100 ps |
CPU time | 36.23 seconds |
Started | May 02 02:37:10 PM PDT 24 |
Finished | May 02 02:37:48 PM PDT 24 |
Peak memory | 273028 kb |
Host | smart-0a41a8df-09b1-4c16-83ed-2c5a2b387e20 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2537354815 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.fla sh_ctrl_re_evict.2537354815 |
Directory | /workspace/4.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_read_word_sweep_derr.4199120844 |
Short name | T573 |
Test name | |
Test status | |
Simulation time | 32281300 ps |
CPU time | 21.84 seconds |
Started | May 02 02:37:02 PM PDT 24 |
Finished | May 02 02:37:25 PM PDT 24 |
Peak memory | 264804 kb |
Host | smart-d9e4868c-4db2-49ae-a307-672f49b1e32e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4199120844 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 4.flash_ctrl_read_word_sweep_derr.4199120844 |
Directory | /workspace/4.flash_ctrl_read_word_sweep_derr/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_read_word_sweep_serr.2318420556 |
Short name | T645 |
Test name | |
Test status | |
Simulation time | 175274100 ps |
CPU time | 22.48 seconds |
Started | May 02 02:37:04 PM PDT 24 |
Finished | May 02 02:37:27 PM PDT 24 |
Peak memory | 264164 kb |
Host | smart-9cdb356a-f217-4fa2-bb8d-b29da0d25019 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli - do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2318420556 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fla sh_ctrl_read_word_sweep_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.fl ash_ctrl_read_word_sweep_serr.2318420556 |
Directory | /workspace/4.flash_ctrl_read_word_sweep_serr/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_ro.614288167 |
Short name | T553 |
Test name | |
Test status | |
Simulation time | 1239451000 ps |
CPU time | 108.73 seconds |
Started | May 02 02:37:02 PM PDT 24 |
Finished | May 02 02:38:51 PM PDT 24 |
Peak memory | 281152 kb |
Host | smart-c0ea3c03-1570-4630-91aa-6cf569f5cff4 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=614288167 -assert nopostproc +UVM_TESTNAME=flas h_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /d ev/null -cm_name 4.flash_ctrl_ro.614288167 |
Directory | /workspace/4.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_ro_derr.3061133863 |
Short name | T236 |
Test name | |
Test status | |
Simulation time | 3187127600 ps |
CPU time | 164.81 seconds |
Started | May 02 02:37:05 PM PDT 24 |
Finished | May 02 02:39:51 PM PDT 24 |
Peak memory | 289312 kb |
Host | smart-ec0a3316-aba9-4540-ac1e-008619202cb6 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_i nstrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed= 3061133863 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_ro_derr.3061133863 |
Directory | /workspace/4.flash_ctrl_ro_derr/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_ro_serr.1589046386 |
Short name | T629 |
Test name | |
Test status | |
Simulation time | 946289800 ps |
CPU time | 163.79 seconds |
Started | May 02 02:37:05 PM PDT 24 |
Finished | May 02 02:39:50 PM PDT 24 |
Peak memory | 295756 kb |
Host | smart-6838916d-6f09-42d0-b046-24fd425d5ee2 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RE LNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1589046386 -assert nopostproc +UVM_ TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.v db -cm_log /dev/null -cm_name 4.flash_ctrl_ro_serr.1589046386 |
Directory | /workspace/4.flash_ctrl_ro_serr/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_rw.3775402918 |
Short name | T187 |
Test name | |
Test status | |
Simulation time | 4774778600 ps |
CPU time | 656.12 seconds |
Started | May 02 02:37:03 PM PDT 24 |
Finished | May 02 02:48:00 PM PDT 24 |
Peak memory | 309112 kb |
Host | smart-6fd27600-0ba3-4a0b-af69-0a1d5b4522e1 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3775402918 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 4.flash_ctrl_rw.3775402918 |
Directory | /workspace/4.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_sec_info_access.855981782 |
Short name | T359 |
Test name | |
Test status | |
Simulation time | 24758464600 ps |
CPU time | 83.93 seconds |
Started | May 02 02:37:10 PM PDT 24 |
Finished | May 02 02:38:36 PM PDT 24 |
Peak memory | 261892 kb |
Host | smart-8848d6bc-8ae3-4916-8420-f35ae180b633 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=855981782 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_sec_info_access.855981782 |
Directory | /workspace/4.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_smoke.3995905688 |
Short name | T595 |
Test name | |
Test status | |
Simulation time | 686644500 ps |
CPU time | 200.88 seconds |
Started | May 02 02:36:53 PM PDT 24 |
Finished | May 02 02:40:15 PM PDT 24 |
Peak memory | 280608 kb |
Host | smart-b01043ee-426d-4bbc-ad80-9237685eed94 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3995905688 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_smoke.3995905688 |
Directory | /workspace/4.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_smoke_hw.1287777944 |
Short name | T702 |
Test name | |
Test status | |
Simulation time | 22682000 ps |
CPU time | 26.04 seconds |
Started | May 02 02:36:50 PM PDT 24 |
Finished | May 02 02:37:17 PM PDT 24 |
Peak memory | 258264 kb |
Host | smart-58180d65-e6e2-4994-8407-57b7f715ea9c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1287777944 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_hw_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_smoke_hw.1287777944 |
Directory | /workspace/4.flash_ctrl_smoke_hw/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_stress_all.2966859559 |
Short name | T255 |
Test name | |
Test status | |
Simulation time | 969621500 ps |
CPU time | 1508.62 seconds |
Started | May 02 02:37:11 PM PDT 24 |
Finished | May 02 03:02:21 PM PDT 24 |
Peak memory | 290008 kb |
Host | smart-a0ab1e25-7cae-47f5-a0fc-00962bec1fb8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=10000000000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /works pace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2966859559 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_s tress_all_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_stres s_all.2966859559 |
Directory | /workspace/4.flash_ctrl_stress_all/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_sw_op.1422821727 |
Short name | T240 |
Test name | |
Test status | |
Simulation time | 25428300 ps |
CPU time | 26.8 seconds |
Started | May 02 02:36:54 PM PDT 24 |
Finished | May 02 02:37:22 PM PDT 24 |
Peak memory | 260796 kb |
Host | smart-20683c97-8816-438c-b6c0-ac13ea440b89 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1422821727 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_sw_op_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 4.flash_ctrl_sw_op.1422821727 |
Directory | /workspace/4.flash_ctrl_sw_op/latest |
Test location | /workspace/coverage/default/4.flash_ctrl_wo.1700767273 |
Short name | T594 |
Test name | |
Test status | |
Simulation time | 12507568200 ps |
CPU time | 181.71 seconds |
Started | May 02 02:37:03 PM PDT 24 |
Finished | May 02 02:40:06 PM PDT 24 |
Peak memory | 259056 kb |
Host | smart-101527f0-0c38-42cc-a32f-594574e42973 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1700767273 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 4.flash_ctrl_wo.1700767273 |
Directory | /workspace/4.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/40.flash_ctrl_alert_test.3877235979 |
Short name | T449 |
Test name | |
Test status | |
Simulation time | 39463600 ps |
CPU time | 13.57 seconds |
Started | May 02 02:42:49 PM PDT 24 |
Finished | May 02 02:43:04 PM PDT 24 |
Peak memory | 264536 kb |
Host | smart-7473398c-cb28-4009-bd45-68151c5435d4 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3877235979 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_alert_test. 3877235979 |
Directory | /workspace/40.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/40.flash_ctrl_connect.4122279613 |
Short name | T769 |
Test name | |
Test status | |
Simulation time | 14243000 ps |
CPU time | 15.82 seconds |
Started | May 02 02:42:49 PM PDT 24 |
Finished | May 02 02:43:06 PM PDT 24 |
Peak memory | 275408 kb |
Host | smart-b4ac54e4-7446-4804-adb8-cb13575af8d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4122279613 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_connect.4122279613 |
Directory | /workspace/40.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/40.flash_ctrl_disable.1869717228 |
Short name | T50 |
Test name | |
Test status | |
Simulation time | 17480000 ps |
CPU time | 20.95 seconds |
Started | May 02 02:42:49 PM PDT 24 |
Finished | May 02 02:43:11 PM PDT 24 |
Peak memory | 264688 kb |
Host | smart-12342132-1f1c-4799-bdae-e3aecbef7c34 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1869717228 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_disable.1869717228 |
Directory | /workspace/40.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/40.flash_ctrl_hw_sec_otp.1232425922 |
Short name | T253 |
Test name | |
Test status | |
Simulation time | 3022410500 ps |
CPU time | 113.15 seconds |
Started | May 02 02:42:50 PM PDT 24 |
Finished | May 02 02:44:44 PM PDT 24 |
Peak memory | 262060 kb |
Host | smart-52d6b373-d65d-41a3-9f33-9d435ac46ca4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1232425922 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_ hw_sec_otp.1232425922 |
Directory | /workspace/40.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/40.flash_ctrl_otp_reset.1984309690 |
Short name | T601 |
Test name | |
Test status | |
Simulation time | 68373300 ps |
CPU time | 133.61 seconds |
Started | May 02 02:42:51 PM PDT 24 |
Finished | May 02 02:45:06 PM PDT 24 |
Peak memory | 259020 kb |
Host | smart-6a30cc77-38cb-4176-8aa4-243975fd7ab0 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1984309690 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_o tp_reset.1984309690 |
Directory | /workspace/40.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/40.flash_ctrl_smoke.4251939776 |
Short name | T468 |
Test name | |
Test status | |
Simulation time | 33997000 ps |
CPU time | 123.44 seconds |
Started | May 02 02:42:47 PM PDT 24 |
Finished | May 02 02:44:52 PM PDT 24 |
Peak memory | 275032 kb |
Host | smart-8dd5e628-9d79-4f8a-9156-189a06bb628d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4251939776 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 40.flash_ctrl_smoke.4251939776 |
Directory | /workspace/40.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/41.flash_ctrl_alert_test.514292711 |
Short name | T531 |
Test name | |
Test status | |
Simulation time | 45397400 ps |
CPU time | 13.29 seconds |
Started | May 02 02:42:48 PM PDT 24 |
Finished | May 02 02:43:02 PM PDT 24 |
Peak memory | 257740 kb |
Host | smart-0e8d50d5-a967-4f25-b8ba-e35b81086a39 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=514292711 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_alert_test.514292711 |
Directory | /workspace/41.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/41.flash_ctrl_connect.1219700912 |
Short name | T749 |
Test name | |
Test status | |
Simulation time | 61862500 ps |
CPU time | 15.77 seconds |
Started | May 02 02:42:49 PM PDT 24 |
Finished | May 02 02:43:06 PM PDT 24 |
Peak memory | 275320 kb |
Host | smart-36385f6b-5838-4af3-8d6c-4f658710bafa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1219700912 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_connect.1219700912 |
Directory | /workspace/41.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/41.flash_ctrl_disable.1877091201 |
Short name | T110 |
Test name | |
Test status | |
Simulation time | 10864900 ps |
CPU time | 22.51 seconds |
Started | May 02 02:42:49 PM PDT 24 |
Finished | May 02 02:43:12 PM PDT 24 |
Peak memory | 272968 kb |
Host | smart-cb95e1d3-9311-4ce0-b5f2-e86cc89af7aa |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1877091201 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_disable.1877091201 |
Directory | /workspace/41.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/41.flash_ctrl_hw_sec_otp.59642823 |
Short name | T223 |
Test name | |
Test status | |
Simulation time | 10329725900 ps |
CPU time | 132.3 seconds |
Started | May 02 02:42:49 PM PDT 24 |
Finished | May 02 02:45:02 PM PDT 24 |
Peak memory | 262164 kb |
Host | smart-1cfb9b4e-b6f1-49ba-9d2f-290ad08c27f7 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=59642823 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl _hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_hw _sec_otp.59642823 |
Directory | /workspace/41.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/41.flash_ctrl_otp_reset.1379844644 |
Short name | T111 |
Test name | |
Test status | |
Simulation time | 570551300 ps |
CPU time | 112.25 seconds |
Started | May 02 02:42:49 PM PDT 24 |
Finished | May 02 02:44:42 PM PDT 24 |
Peak memory | 262784 kb |
Host | smart-c36babe4-6640-4ccd-8064-e2d10111c928 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1379844644 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_o tp_reset.1379844644 |
Directory | /workspace/41.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/41.flash_ctrl_sec_info_access.2136909858 |
Short name | T588 |
Test name | |
Test status | |
Simulation time | 14704185800 ps |
CPU time | 79.16 seconds |
Started | May 02 02:42:49 PM PDT 24 |
Finished | May 02 02:44:09 PM PDT 24 |
Peak memory | 262200 kb |
Host | smart-3df9228c-7594-4124-82ce-a4dc50d242e9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2136909858 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_sec_info_access.2136909858 |
Directory | /workspace/41.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/41.flash_ctrl_smoke.2847386674 |
Short name | T67 |
Test name | |
Test status | |
Simulation time | 54705000 ps |
CPU time | 170.52 seconds |
Started | May 02 02:42:48 PM PDT 24 |
Finished | May 02 02:45:40 PM PDT 24 |
Peak memory | 276060 kb |
Host | smart-84167bbb-109d-4833-9cbf-9ff77a3c80a9 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2847386674 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 41.flash_ctrl_smoke.2847386674 |
Directory | /workspace/41.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/42.flash_ctrl_alert_test.4290721319 |
Short name | T451 |
Test name | |
Test status | |
Simulation time | 55583600 ps |
CPU time | 13.36 seconds |
Started | May 02 02:42:56 PM PDT 24 |
Finished | May 02 02:43:10 PM PDT 24 |
Peak memory | 257776 kb |
Host | smart-e836856f-039c-434c-a2f4-dd437bf1f7a4 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4290721319 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_alert_test. 4290721319 |
Directory | /workspace/42.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/42.flash_ctrl_connect.3728889020 |
Short name | T525 |
Test name | |
Test status | |
Simulation time | 39033700 ps |
CPU time | 15.89 seconds |
Started | May 02 02:42:58 PM PDT 24 |
Finished | May 02 02:43:14 PM PDT 24 |
Peak memory | 274812 kb |
Host | smart-3ae6c295-3b73-4130-b79f-586aac7ebb77 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3728889020 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_connect.3728889020 |
Directory | /workspace/42.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/42.flash_ctrl_disable.2799735132 |
Short name | T616 |
Test name | |
Test status | |
Simulation time | 26339900 ps |
CPU time | 21.69 seconds |
Started | May 02 02:42:57 PM PDT 24 |
Finished | May 02 02:43:19 PM PDT 24 |
Peak memory | 264736 kb |
Host | smart-baf9b792-1610-4553-b977-a22a1ddaee49 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2799735132 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_disable.2799735132 |
Directory | /workspace/42.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/42.flash_ctrl_hw_sec_otp.2365202059 |
Short name | T233 |
Test name | |
Test status | |
Simulation time | 11754855500 ps |
CPU time | 70.59 seconds |
Started | May 02 02:42:57 PM PDT 24 |
Finished | May 02 02:44:09 PM PDT 24 |
Peak memory | 262204 kb |
Host | smart-96a58c75-53bc-4f70-9fbd-8d6e7547a037 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2365202059 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_ hw_sec_otp.2365202059 |
Directory | /workspace/42.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/42.flash_ctrl_otp_reset.1068516556 |
Short name | T625 |
Test name | |
Test status | |
Simulation time | 66994700 ps |
CPU time | 131.99 seconds |
Started | May 02 02:42:57 PM PDT 24 |
Finished | May 02 02:45:10 PM PDT 24 |
Peak memory | 259124 kb |
Host | smart-e628cb09-2547-4ce0-8564-d53710f99597 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1068516556 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_o tp_reset.1068516556 |
Directory | /workspace/42.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/42.flash_ctrl_sec_info_access.3671759260 |
Short name | T834 |
Test name | |
Test status | |
Simulation time | 2065456200 ps |
CPU time | 63.44 seconds |
Started | May 02 02:42:56 PM PDT 24 |
Finished | May 02 02:44:00 PM PDT 24 |
Peak memory | 262848 kb |
Host | smart-a9638288-073f-4d11-99aa-543823e2ee2e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3671759260 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_sec_info_access.3671759260 |
Directory | /workspace/42.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/42.flash_ctrl_smoke.720165284 |
Short name | T852 |
Test name | |
Test status | |
Simulation time | 27631800 ps |
CPU time | 49.61 seconds |
Started | May 02 02:42:48 PM PDT 24 |
Finished | May 02 02:43:38 PM PDT 24 |
Peak memory | 269880 kb |
Host | smart-e79be768-2205-4b26-a53f-c868cab97485 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=720165284 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 42.flash_ctrl_smoke.720165284 |
Directory | /workspace/42.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/43.flash_ctrl_alert_test.2399896015 |
Short name | T602 |
Test name | |
Test status | |
Simulation time | 117367700 ps |
CPU time | 13.83 seconds |
Started | May 02 02:42:55 PM PDT 24 |
Finished | May 02 02:43:10 PM PDT 24 |
Peak memory | 257728 kb |
Host | smart-4c640ecc-96d8-4411-92a8-11ae037ec5d6 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2399896015 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.flash_ctrl_alert_test. 2399896015 |
Directory | /workspace/43.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/43.flash_ctrl_connect.2149723940 |
Short name | T405 |
Test name | |
Test status | |
Simulation time | 16995500 ps |
CPU time | 15.6 seconds |
Started | May 02 02:42:57 PM PDT 24 |
Finished | May 02 02:43:13 PM PDT 24 |
Peak memory | 275184 kb |
Host | smart-b4c34a5c-22e2-4e39-b5cd-2277dd27d51b |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2149723940 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.flash_ctrl_connect.2149723940 |
Directory | /workspace/43.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/43.flash_ctrl_hw_sec_otp.945029613 |
Short name | T731 |
Test name | |
Test status | |
Simulation time | 11247732100 ps |
CPU time | 233.76 seconds |
Started | May 02 02:42:57 PM PDT 24 |
Finished | May 02 02:46:52 PM PDT 24 |
Peak memory | 262172 kb |
Host | smart-8db2a6a1-93b3-47a8-9f1d-34d5991836ac |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=945029613 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.flash_ctrl_h w_sec_otp.945029613 |
Directory | /workspace/43.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/43.flash_ctrl_otp_reset.3135314370 |
Short name | T766 |
Test name | |
Test status | |
Simulation time | 37869800 ps |
CPU time | 132.48 seconds |
Started | May 02 02:42:56 PM PDT 24 |
Finished | May 02 02:45:10 PM PDT 24 |
Peak memory | 263440 kb |
Host | smart-28eccf35-5ca3-49e4-ae05-8e12779692d4 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3135314370 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.flash_ctrl_o tp_reset.3135314370 |
Directory | /workspace/43.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/43.flash_ctrl_sec_info_access.3640165110 |
Short name | T393 |
Test name | |
Test status | |
Simulation time | 1200895200 ps |
CPU time | 55.65 seconds |
Started | May 02 02:42:55 PM PDT 24 |
Finished | May 02 02:43:52 PM PDT 24 |
Peak memory | 262456 kb |
Host | smart-c92c98bb-dd30-48dc-92cf-6cb4819049d0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3640165110 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.flash_ctrl_sec_info_access.3640165110 |
Directory | /workspace/43.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/43.flash_ctrl_smoke.4202671285 |
Short name | T780 |
Test name | |
Test status | |
Simulation time | 104691600 ps |
CPU time | 73.43 seconds |
Started | May 02 02:43:00 PM PDT 24 |
Finished | May 02 02:44:15 PM PDT 24 |
Peak memory | 274296 kb |
Host | smart-35126416-7f89-46e5-b178-d53c093ac000 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4202671285 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 43.flash_ctrl_smoke.4202671285 |
Directory | /workspace/43.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/44.flash_ctrl_alert_test.3343187899 |
Short name | T736 |
Test name | |
Test status | |
Simulation time | 69524400 ps |
CPU time | 13.37 seconds |
Started | May 02 02:43:03 PM PDT 24 |
Finished | May 02 02:43:18 PM PDT 24 |
Peak memory | 257644 kb |
Host | smart-39f9ef54-160b-492a-96cc-b7424586ba6f |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3343187899 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_alert_test. 3343187899 |
Directory | /workspace/44.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/44.flash_ctrl_connect.3072999020 |
Short name | T390 |
Test name | |
Test status | |
Simulation time | 16147100 ps |
CPU time | 15.82 seconds |
Started | May 02 02:43:05 PM PDT 24 |
Finished | May 02 02:43:23 PM PDT 24 |
Peak memory | 274788 kb |
Host | smart-3626ce52-f410-49c4-8f9d-ee2a40a70697 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3072999020 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_connect.3072999020 |
Directory | /workspace/44.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/44.flash_ctrl_disable.3084964122 |
Short name | T631 |
Test name | |
Test status | |
Simulation time | 10633900 ps |
CPU time | 21.46 seconds |
Started | May 02 02:43:01 PM PDT 24 |
Finished | May 02 02:43:24 PM PDT 24 |
Peak memory | 264776 kb |
Host | smart-f96ea38c-d371-47c1-9c44-48a0afe2275c |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3084964122 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_disable.3084964122 |
Directory | /workspace/44.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/44.flash_ctrl_hw_sec_otp.3832212562 |
Short name | T256 |
Test name | |
Test status | |
Simulation time | 11202965000 ps |
CPU time | 229 seconds |
Started | May 02 02:43:01 PM PDT 24 |
Finished | May 02 02:46:52 PM PDT 24 |
Peak memory | 261476 kb |
Host | smart-5f51441a-1748-48ef-ab6e-073f16a9fe4e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3832212562 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_ hw_sec_otp.3832212562 |
Directory | /workspace/44.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/44.flash_ctrl_otp_reset.2480219824 |
Short name | T100 |
Test name | |
Test status | |
Simulation time | 148473500 ps |
CPU time | 110.4 seconds |
Started | May 02 02:43:16 PM PDT 24 |
Finished | May 02 02:45:08 PM PDT 24 |
Peak memory | 260544 kb |
Host | smart-4d75e71e-1982-480a-a321-da42bd77b9cb |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2480219824 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_o tp_reset.2480219824 |
Directory | /workspace/44.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/44.flash_ctrl_sec_info_access.613149204 |
Short name | T366 |
Test name | |
Test status | |
Simulation time | 2568981000 ps |
CPU time | 63.45 seconds |
Started | May 02 02:43:04 PM PDT 24 |
Finished | May 02 02:44:09 PM PDT 24 |
Peak memory | 263840 kb |
Host | smart-71c275b9-7ceb-45f5-b0af-f1f4f362c2ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=613149204 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_sec_info_access.613149204 |
Directory | /workspace/44.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/44.flash_ctrl_smoke.3719120137 |
Short name | T751 |
Test name | |
Test status | |
Simulation time | 17884000 ps |
CPU time | 48.57 seconds |
Started | May 02 02:43:03 PM PDT 24 |
Finished | May 02 02:43:54 PM PDT 24 |
Peak memory | 269900 kb |
Host | smart-c5f1662e-56e7-403c-8aee-1d26ba037df8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3719120137 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 44.flash_ctrl_smoke.3719120137 |
Directory | /workspace/44.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/45.flash_ctrl_alert_test.1392630042 |
Short name | T648 |
Test name | |
Test status | |
Simulation time | 55815700 ps |
CPU time | 13.59 seconds |
Started | May 02 02:43:04 PM PDT 24 |
Finished | May 02 02:43:20 PM PDT 24 |
Peak memory | 257680 kb |
Host | smart-d12212ed-5520-4dfb-90af-17b7957941c2 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1392630042 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_alert_test. 1392630042 |
Directory | /workspace/45.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/45.flash_ctrl_connect.1699190590 |
Short name | T403 |
Test name | |
Test status | |
Simulation time | 14101100 ps |
CPU time | 15.59 seconds |
Started | May 02 02:43:02 PM PDT 24 |
Finished | May 02 02:43:19 PM PDT 24 |
Peak memory | 275208 kb |
Host | smart-c4976494-087e-46e3-9c1b-6f793fe7d368 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1699190590 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_connect.1699190590 |
Directory | /workspace/45.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/45.flash_ctrl_disable.1407338414 |
Short name | T909 |
Test name | |
Test status | |
Simulation time | 10424200 ps |
CPU time | 21.93 seconds |
Started | May 02 02:43:02 PM PDT 24 |
Finished | May 02 02:43:25 PM PDT 24 |
Peak memory | 280304 kb |
Host | smart-655caed9-e7d4-4033-83c1-67f867cfdd2c |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1407338414 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_disable.1407338414 |
Directory | /workspace/45.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/45.flash_ctrl_hw_sec_otp.4218109496 |
Short name | T828 |
Test name | |
Test status | |
Simulation time | 9816827300 ps |
CPU time | 156.55 seconds |
Started | May 02 02:43:03 PM PDT 24 |
Finished | May 02 02:45:42 PM PDT 24 |
Peak memory | 261688 kb |
Host | smart-abfd2f23-8911-42e6-99d9-382bf64193ac |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4218109496 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_ hw_sec_otp.4218109496 |
Directory | /workspace/45.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/45.flash_ctrl_sec_info_access.3442206234 |
Short name | T538 |
Test name | |
Test status | |
Simulation time | 2626224900 ps |
CPU time | 62.7 seconds |
Started | May 02 02:43:01 PM PDT 24 |
Finished | May 02 02:44:05 PM PDT 24 |
Peak memory | 262544 kb |
Host | smart-111fcb97-7ce0-4627-95aa-88ee2d1d7d5d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3442206234 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_sec_info_access.3442206234 |
Directory | /workspace/45.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/45.flash_ctrl_smoke.280511736 |
Short name | T945 |
Test name | |
Test status | |
Simulation time | 28371700 ps |
CPU time | 75.09 seconds |
Started | May 02 02:43:03 PM PDT 24 |
Finished | May 02 02:44:20 PM PDT 24 |
Peak memory | 274608 kb |
Host | smart-58b47c9e-9cd5-4739-8a24-ea4066be90e2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=280511736 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 45.flash_ctrl_smoke.280511736 |
Directory | /workspace/45.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/46.flash_ctrl_alert_test.2254496078 |
Short name | T684 |
Test name | |
Test status | |
Simulation time | 65089100 ps |
CPU time | 14.19 seconds |
Started | May 02 02:43:09 PM PDT 24 |
Finished | May 02 02:43:26 PM PDT 24 |
Peak memory | 264596 kb |
Host | smart-6313be75-77f1-47b7-962d-6de5bc78e66b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2254496078 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_alert_test. 2254496078 |
Directory | /workspace/46.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/46.flash_ctrl_connect.3809928932 |
Short name | T55 |
Test name | |
Test status | |
Simulation time | 18828000 ps |
CPU time | 16.04 seconds |
Started | May 02 02:43:10 PM PDT 24 |
Finished | May 02 02:43:29 PM PDT 24 |
Peak memory | 274784 kb |
Host | smart-064d0671-9863-4817-af84-46156ac7adaa |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3809928932 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_connect.3809928932 |
Directory | /workspace/46.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/46.flash_ctrl_hw_sec_otp.2718869894 |
Short name | T245 |
Test name | |
Test status | |
Simulation time | 4413085000 ps |
CPU time | 67.94 seconds |
Started | May 02 02:43:02 PM PDT 24 |
Finished | May 02 02:44:11 PM PDT 24 |
Peak memory | 261780 kb |
Host | smart-7dd6992a-12de-47c6-8c14-c1cfb44676ca |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2718869894 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_ hw_sec_otp.2718869894 |
Directory | /workspace/46.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/46.flash_ctrl_otp_reset.2561465804 |
Short name | T356 |
Test name | |
Test status | |
Simulation time | 148265600 ps |
CPU time | 131.22 seconds |
Started | May 02 02:43:03 PM PDT 24 |
Finished | May 02 02:45:17 PM PDT 24 |
Peak memory | 259072 kb |
Host | smart-317b5a9c-f326-4c56-9076-0b84e49c4701 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2561465804 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_o tp_reset.2561465804 |
Directory | /workspace/46.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/46.flash_ctrl_sec_info_access.628046097 |
Short name | T208 |
Test name | |
Test status | |
Simulation time | 5693992200 ps |
CPU time | 68.09 seconds |
Started | May 02 02:43:09 PM PDT 24 |
Finished | May 02 02:44:20 PM PDT 24 |
Peak memory | 262332 kb |
Host | smart-30e1fb1d-2d3b-454d-8cdb-39b1589e6485 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=628046097 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_sec_info_access.628046097 |
Directory | /workspace/46.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/46.flash_ctrl_smoke.2177938369 |
Short name | T811 |
Test name | |
Test status | |
Simulation time | 93100100 ps |
CPU time | 120.25 seconds |
Started | May 02 02:43:04 PM PDT 24 |
Finished | May 02 02:45:06 PM PDT 24 |
Peak memory | 275176 kb |
Host | smart-7f0e01b1-33b1-4131-9b86-1a79701e2465 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2177938369 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 46.flash_ctrl_smoke.2177938369 |
Directory | /workspace/46.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/47.flash_ctrl_alert_test.895247655 |
Short name | T715 |
Test name | |
Test status | |
Simulation time | 123935000 ps |
CPU time | 13.7 seconds |
Started | May 02 02:43:08 PM PDT 24 |
Finished | May 02 02:43:24 PM PDT 24 |
Peak memory | 264568 kb |
Host | smart-131e9bcc-0150-452f-8ed9-cb3099f6d49b |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=895247655 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_alert_test.895247655 |
Directory | /workspace/47.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/47.flash_ctrl_connect.3461331366 |
Short name | T416 |
Test name | |
Test status | |
Simulation time | 14000200 ps |
CPU time | 15.49 seconds |
Started | May 02 02:43:08 PM PDT 24 |
Finished | May 02 02:43:26 PM PDT 24 |
Peak memory | 274756 kb |
Host | smart-4b82175e-aec7-4de5-9c55-88e0c638d519 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3461331366 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_connect.3461331366 |
Directory | /workspace/47.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/47.flash_ctrl_disable.3978491900 |
Short name | T886 |
Test name | |
Test status | |
Simulation time | 26053100 ps |
CPU time | 22.1 seconds |
Started | May 02 02:43:13 PM PDT 24 |
Finished | May 02 02:43:37 PM PDT 24 |
Peak memory | 280164 kb |
Host | smart-df0aad6d-9d21-44a5-b2aa-e03331ca9eea |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3978491900 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_disable.3978491900 |
Directory | /workspace/47.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/47.flash_ctrl_hw_sec_otp.2171106681 |
Short name | T428 |
Test name | |
Test status | |
Simulation time | 3425979900 ps |
CPU time | 75.2 seconds |
Started | May 02 02:43:09 PM PDT 24 |
Finished | May 02 02:44:28 PM PDT 24 |
Peak memory | 261916 kb |
Host | smart-dc86c2f5-4f90-42e9-8606-8df570a0def8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2171106681 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_ hw_sec_otp.2171106681 |
Directory | /workspace/47.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/47.flash_ctrl_otp_reset.3605788881 |
Short name | T756 |
Test name | |
Test status | |
Simulation time | 79801900 ps |
CPU time | 129.5 seconds |
Started | May 02 02:43:11 PM PDT 24 |
Finished | May 02 02:45:23 PM PDT 24 |
Peak memory | 259216 kb |
Host | smart-505e1a3b-3f8d-49e7-95ac-3ad2b533b180 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3605788881 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_o tp_reset.3605788881 |
Directory | /workspace/47.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/47.flash_ctrl_sec_info_access.1352175192 |
Short name | T877 |
Test name | |
Test status | |
Simulation time | 1790871500 ps |
CPU time | 65.85 seconds |
Started | May 02 02:43:10 PM PDT 24 |
Finished | May 02 02:44:19 PM PDT 24 |
Peak memory | 262812 kb |
Host | smart-3e95e11a-6cc1-4895-a25f-ec20b4ee9486 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1352175192 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_sec_info_access.1352175192 |
Directory | /workspace/47.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/47.flash_ctrl_smoke.2265985850 |
Short name | T217 |
Test name | |
Test status | |
Simulation time | 42586100 ps |
CPU time | 120.94 seconds |
Started | May 02 02:43:11 PM PDT 24 |
Finished | May 02 02:45:15 PM PDT 24 |
Peak memory | 275232 kb |
Host | smart-1138921b-7982-4357-a7c8-c7f9c6f497f8 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2265985850 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 47.flash_ctrl_smoke.2265985850 |
Directory | /workspace/47.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/48.flash_ctrl_alert_test.2864372877 |
Short name | T604 |
Test name | |
Test status | |
Simulation time | 70339500 ps |
CPU time | 14.61 seconds |
Started | May 02 02:43:49 PM PDT 24 |
Finished | May 02 02:44:05 PM PDT 24 |
Peak memory | 264656 kb |
Host | smart-a209b112-9465-4040-a8e3-f500bec15156 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2864372877 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.flash_ctrl_alert_test. 2864372877 |
Directory | /workspace/48.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/48.flash_ctrl_connect.3362472811 |
Short name | T112 |
Test name | |
Test status | |
Simulation time | 13643300 ps |
CPU time | 13.24 seconds |
Started | May 02 02:43:21 PM PDT 24 |
Finished | May 02 02:43:35 PM PDT 24 |
Peak memory | 275280 kb |
Host | smart-e0231b76-be90-478c-a111-e28c89ee547d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3362472811 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.flash_ctrl_connect.3362472811 |
Directory | /workspace/48.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/48.flash_ctrl_hw_sec_otp.1072307722 |
Short name | T442 |
Test name | |
Test status | |
Simulation time | 32553171300 ps |
CPU time | 73.79 seconds |
Started | May 02 02:43:09 PM PDT 24 |
Finished | May 02 02:44:25 PM PDT 24 |
Peak memory | 261980 kb |
Host | smart-93de7f82-8381-44f3-92cb-7bfe02b5f726 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1072307722 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.flash_ctrl_ hw_sec_otp.1072307722 |
Directory | /workspace/48.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/48.flash_ctrl_otp_reset.2419771924 |
Short name | T656 |
Test name | |
Test status | |
Simulation time | 155188300 ps |
CPU time | 132.39 seconds |
Started | May 02 02:43:08 PM PDT 24 |
Finished | May 02 02:45:22 PM PDT 24 |
Peak memory | 259408 kb |
Host | smart-df8fe189-aeca-438c-826a-d8004684e847 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2419771924 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.flash_ctrl_o tp_reset.2419771924 |
Directory | /workspace/48.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/48.flash_ctrl_sec_info_access.3146852914 |
Short name | T506 |
Test name | |
Test status | |
Simulation time | 6258360600 ps |
CPU time | 73.53 seconds |
Started | May 02 02:43:17 PM PDT 24 |
Finished | May 02 02:44:32 PM PDT 24 |
Peak memory | 262848 kb |
Host | smart-4944ad0d-4b6c-4efb-9cdc-d4b8add654c2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3146852914 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.flash_ctrl_sec_info_access.3146852914 |
Directory | /workspace/48.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/48.flash_ctrl_smoke.1472613585 |
Short name | T876 |
Test name | |
Test status | |
Simulation time | 21449400 ps |
CPU time | 76.11 seconds |
Started | May 02 02:43:09 PM PDT 24 |
Finished | May 02 02:44:27 PM PDT 24 |
Peak memory | 275316 kb |
Host | smart-205921f7-7588-46a6-bfd3-c0d41634ff93 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1472613585 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 48.flash_ctrl_smoke.1472613585 |
Directory | /workspace/48.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/49.flash_ctrl_alert_test.3099944503 |
Short name | T387 |
Test name | |
Test status | |
Simulation time | 79568800 ps |
CPU time | 13.51 seconds |
Started | May 02 02:43:15 PM PDT 24 |
Finished | May 02 02:43:31 PM PDT 24 |
Peak memory | 257868 kb |
Host | smart-0531b18f-6501-43bc-bccd-47943ac74294 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3099944503 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_alert_test. 3099944503 |
Directory | /workspace/49.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/49.flash_ctrl_connect.3376919029 |
Short name | T667 |
Test name | |
Test status | |
Simulation time | 14120100 ps |
CPU time | 15.61 seconds |
Started | May 02 02:43:15 PM PDT 24 |
Finished | May 02 02:43:33 PM PDT 24 |
Peak memory | 275296 kb |
Host | smart-231288a7-af1b-4fdf-b539-e63a5176dd74 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3376919029 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_connect.3376919029 |
Directory | /workspace/49.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/49.flash_ctrl_disable.3286810010 |
Short name | T51 |
Test name | |
Test status | |
Simulation time | 91206300 ps |
CPU time | 22.2 seconds |
Started | May 02 02:43:15 PM PDT 24 |
Finished | May 02 02:43:40 PM PDT 24 |
Peak memory | 273016 kb |
Host | smart-6c763b4d-0d35-4fd5-af8d-cb95609e1ca9 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3286810010 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_disable.3286810010 |
Directory | /workspace/49.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/49.flash_ctrl_hw_sec_otp.2382906122 |
Short name | T53 |
Test name | |
Test status | |
Simulation time | 3569919500 ps |
CPU time | 100.72 seconds |
Started | May 02 02:43:16 PM PDT 24 |
Finished | May 02 02:44:59 PM PDT 24 |
Peak memory | 261956 kb |
Host | smart-1fb97d83-ff02-49cb-8118-9818d47d0a7b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2382906122 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_ hw_sec_otp.2382906122 |
Directory | /workspace/49.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/49.flash_ctrl_sec_info_access.2108462056 |
Short name | T730 |
Test name | |
Test status | |
Simulation time | 6173278300 ps |
CPU time | 65.52 seconds |
Started | May 02 02:43:16 PM PDT 24 |
Finished | May 02 02:44:24 PM PDT 24 |
Peak memory | 262596 kb |
Host | smart-5d046531-a4b6-481a-b6c2-2cc1bda3f122 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2108462056 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_sec_info_access.2108462056 |
Directory | /workspace/49.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/49.flash_ctrl_smoke.2036028338 |
Short name | T554 |
Test name | |
Test status | |
Simulation time | 31486800 ps |
CPU time | 73.18 seconds |
Started | May 02 02:43:17 PM PDT 24 |
Finished | May 02 02:44:32 PM PDT 24 |
Peak memory | 275384 kb |
Host | smart-a1ae64a2-d034-442f-adb0-bb6bdfc2fcc6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2036028338 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 49.flash_ctrl_smoke.2036028338 |
Directory | /workspace/49.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_alert_test.2807585027 |
Short name | T647 |
Test name | |
Test status | |
Simulation time | 494751200 ps |
CPU time | 14.01 seconds |
Started | May 02 02:37:32 PM PDT 24 |
Finished | May 02 02:37:48 PM PDT 24 |
Peak memory | 264580 kb |
Host | smart-58cd3888-457b-48c0-b0cb-5e853b6d6fe1 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2807585027 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_alert_test.2 807585027 |
Directory | /workspace/5.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_connect.4162629987 |
Short name | T220 |
Test name | |
Test status | |
Simulation time | 23120700 ps |
CPU time | 13.33 seconds |
Started | May 02 02:37:25 PM PDT 24 |
Finished | May 02 02:37:40 PM PDT 24 |
Peak memory | 275308 kb |
Host | smart-3dbac162-bdce-4a98-a109-1c8b8f96b83d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4162629987 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_connect.4162629987 |
Directory | /workspace/5.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_disable.352981266 |
Short name | T37 |
Test name | |
Test status | |
Simulation time | 17814200 ps |
CPU time | 21.56 seconds |
Started | May 02 02:37:29 PM PDT 24 |
Finished | May 02 02:37:52 PM PDT 24 |
Peak memory | 280172 kb |
Host | smart-92284973-3ce7-421f-8f35-6558c9187872 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=352981266 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_disable.352981266 |
Directory | /workspace/5.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_error_mp.2981300561 |
Short name | T569 |
Test name | |
Test status | |
Simulation time | 6173812200 ps |
CPU time | 2254.36 seconds |
Started | May 02 02:37:20 PM PDT 24 |
Finished | May 02 03:14:56 PM PDT 24 |
Peak memory | 264016 kb |
Host | smart-c5e041ad-de46-4ca7-87a2-0bd495cd44b9 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2981300561 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_err or_mp.2981300561 |
Directory | /workspace/5.flash_ctrl_error_mp/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_error_prog_win.1227207787 |
Short name | T893 |
Test name | |
Test status | |
Simulation time | 483467200 ps |
CPU time | 861.42 seconds |
Started | May 02 02:37:21 PM PDT 24 |
Finished | May 02 02:51:43 PM PDT 24 |
Peak memory | 272748 kb |
Host | smart-937587f8-151f-4025-8bd0-f33a4965b595 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1227207787 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_error_prog_win.1227207787 |
Directory | /workspace/5.flash_ctrl_error_prog_win/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_fetch_code.2550395652 |
Short name | T83 |
Test name | |
Test status | |
Simulation time | 151554300 ps |
CPU time | 23.31 seconds |
Started | May 02 02:37:22 PM PDT 24 |
Finished | May 02 02:37:46 PM PDT 24 |
Peak memory | 264344 kb |
Host | smart-a2bf920b-f600-4611-ab50-04c939c91bba |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2550395652 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_fetch_code.2550395652 |
Directory | /workspace/5.flash_ctrl_fetch_code/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_hw_prog_rma_wipe_err.648196138 |
Short name | T298 |
Test name | |
Test status | |
Simulation time | 10033709400 ps |
CPU time | 102.92 seconds |
Started | May 02 02:37:32 PM PDT 24 |
Finished | May 02 02:39:16 PM PDT 24 |
Peak memory | 273544 kb |
Host | smart-7f17c8e6-d3ef-4829-8909-8676c5a8886a |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=648196138 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_hw_prog_rma_wipe_err.648196138 |
Directory | /workspace/5.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_hw_read_seed_err.2741457954 |
Short name | T490 |
Test name | |
Test status | |
Simulation time | 14847800 ps |
CPU time | 14.1 seconds |
Started | May 02 02:37:25 PM PDT 24 |
Finished | May 02 02:37:41 PM PDT 24 |
Peak memory | 258840 kb |
Host | smart-1b5836ce-2e22-42ef-87df-d0b5dcf346a3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2741457954 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_hw_read_seed_err.2741457954 |
Directory | /workspace/5.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_hw_rma_reset.415506946 |
Short name | T114 |
Test name | |
Test status | |
Simulation time | 240197246600 ps |
CPU time | 803.16 seconds |
Started | May 02 02:37:18 PM PDT 24 |
Finished | May 02 02:50:43 PM PDT 24 |
Peak memory | 263836 kb |
Host | smart-6a6b3153-615a-4bec-8e5d-0afabbe4bd30 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=415506946 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/nu ll -cm_name 5.flash_ctrl_hw_rma_reset.415506946 |
Directory | /workspace/5.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_hw_sec_otp.2366981444 |
Short name | T488 |
Test name | |
Test status | |
Simulation time | 12337527300 ps |
CPU time | 241.26 seconds |
Started | May 02 02:37:20 PM PDT 24 |
Finished | May 02 02:41:22 PM PDT 24 |
Peak memory | 261836 kb |
Host | smart-a6b97530-41e3-4756-9899-9217d6917a48 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2366981444 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_h w_sec_otp.2366981444 |
Directory | /workspace/5.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_intr_rd.1103450507 |
Short name | T290 |
Test name | |
Test status | |
Simulation time | 1058775200 ps |
CPU time | 164.5 seconds |
Started | May 02 02:37:26 PM PDT 24 |
Finished | May 02 02:40:12 PM PDT 24 |
Peak memory | 293528 kb |
Host | smart-1082cff3-7960-400c-bb2d-789c7094efae |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1103450507 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flas h_ctrl_intr_rd.1103450507 |
Directory | /workspace/5.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_intr_rd_slow_flash.4069068213 |
Short name | T376 |
Test name | |
Test status | |
Simulation time | 8061403900 ps |
CPU time | 204.16 seconds |
Started | May 02 02:37:26 PM PDT 24 |
Finished | May 02 02:40:51 PM PDT 24 |
Peak memory | 290328 kb |
Host | smart-0005abe6-fed5-44e0-a43b-096a100e400b |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4069068213 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_intr_rd_slow_flash.4069068213 |
Directory | /workspace/5.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_invalid_op.2323787008 |
Short name | T817 |
Test name | |
Test status | |
Simulation time | 3871190300 ps |
CPU time | 87.04 seconds |
Started | May 02 02:37:17 PM PDT 24 |
Finished | May 02 02:38:46 PM PDT 24 |
Peak memory | 259172 kb |
Host | smart-8a0f8799-5905-453f-9dbb-04cc281205b8 |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2323787008 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_o p_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_invalid_op.2323787008 |
Directory | /workspace/5.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_lcmgr_intg.2655294889 |
Short name | T400 |
Test name | |
Test status | |
Simulation time | 16239500 ps |
CPU time | 13.62 seconds |
Started | May 02 02:37:26 PM PDT 24 |
Finished | May 02 02:37:41 PM PDT 24 |
Peak memory | 263844 kb |
Host | smart-64ae4a75-9406-477d-907e-b927b233ac92 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2655294889 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 5.flash_ctrl_lcmgr_intg.2655294889 |
Directory | /workspace/5.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_mp_regions.1050975740 |
Short name | T133 |
Test name | |
Test status | |
Simulation time | 90928831700 ps |
CPU time | 661.86 seconds |
Started | May 02 02:37:17 PM PDT 24 |
Finished | May 02 02:48:21 PM PDT 24 |
Peak memory | 272636 kb |
Host | smart-cf93afaa-031b-41c5-915e-e3553a7f971a |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1050975740 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 5.flash_ctrl_mp_regions.1050975740 |
Directory | /workspace/5.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_otp_reset.1729075773 |
Short name | T724 |
Test name | |
Test status | |
Simulation time | 114102200 ps |
CPU time | 131.75 seconds |
Started | May 02 02:37:34 PM PDT 24 |
Finished | May 02 02:39:47 PM PDT 24 |
Peak memory | 259288 kb |
Host | smart-96f8a30e-915a-4c5e-be93-3223bd46992a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1729075773 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_ot p_reset.1729075773 |
Directory | /workspace/5.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_phy_arb.3316437712 |
Short name | T182 |
Test name | |
Test status | |
Simulation time | 26515900 ps |
CPU time | 67.31 seconds |
Started | May 02 02:37:18 PM PDT 24 |
Finished | May 02 02:38:26 PM PDT 24 |
Peak memory | 261068 kb |
Host | smart-4e79e8b7-2c1d-4036-bac5-3fe92c7ae091 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3316437712 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_phy_arb.3316437712 |
Directory | /workspace/5.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_rand_ops.1903365355 |
Short name | T130 |
Test name | |
Test status | |
Simulation time | 662766600 ps |
CPU time | 812.9 seconds |
Started | May 02 02:37:22 PM PDT 24 |
Finished | May 02 02:50:56 PM PDT 24 |
Peak memory | 281828 kb |
Host | smart-e6b34232-9068-40a4-9ee1-58bbe4c8e024 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1903365355 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_rand_ops.1903365355 |
Directory | /workspace/5.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_re_evict.3287087538 |
Short name | T444 |
Test name | |
Test status | |
Simulation time | 50836600 ps |
CPU time | 32.89 seconds |
Started | May 02 02:37:26 PM PDT 24 |
Finished | May 02 02:38:00 PM PDT 24 |
Peak memory | 268780 kb |
Host | smart-6777dcea-28d9-4005-a2db-2b677417ee99 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3287087538 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.fla sh_ctrl_re_evict.3287087538 |
Directory | /workspace/5.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_ro.2977606480 |
Short name | T560 |
Test name | |
Test status | |
Simulation time | 3050100300 ps |
CPU time | 109.9 seconds |
Started | May 02 02:37:19 PM PDT 24 |
Finished | May 02 02:39:10 PM PDT 24 |
Peak memory | 288900 kb |
Host | smart-21b8f390-bd0e-448e-a52c-9abc8c3ca3b3 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2977606480 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 5.flash_ctrl_ro.2977606480 |
Directory | /workspace/5.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_ro_serr.439405032 |
Short name | T665 |
Test name | |
Test status | |
Simulation time | 13694971400 ps |
CPU time | 159.58 seconds |
Started | May 02 02:37:19 PM PDT 24 |
Finished | May 02 02:40:00 PM PDT 24 |
Peak memory | 289272 kb |
Host | smart-b28fff00-798e-453f-8b16-d744e3a5aef9 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RE LNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=439405032 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vd b -cm_log /dev/null -cm_name 5.flash_ctrl_ro_serr.439405032 |
Directory | /workspace/5.flash_ctrl_ro_serr/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_rw.288170663 |
Short name | T816 |
Test name | |
Test status | |
Simulation time | 20229862900 ps |
CPU time | 488.19 seconds |
Started | May 02 02:37:20 PM PDT 24 |
Finished | May 02 02:45:29 PM PDT 24 |
Peak memory | 313928 kb |
Host | smart-494c3de2-9504-489d-9882-5d237e543553 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=288170663 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_rw.288170663 |
Directory | /workspace/5.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_sec_info_access.477881028 |
Short name | T370 |
Test name | |
Test status | |
Simulation time | 4689832100 ps |
CPU time | 76.08 seconds |
Started | May 02 02:37:26 PM PDT 24 |
Finished | May 02 02:38:43 PM PDT 24 |
Peak memory | 262580 kb |
Host | smart-290de19a-e72e-4c43-adfa-74912dbcc430 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=477881028 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_sec_info_access.477881028 |
Directory | /workspace/5.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_smoke.1891448164 |
Short name | T666 |
Test name | |
Test status | |
Simulation time | 56529900 ps |
CPU time | 52.99 seconds |
Started | May 02 02:37:14 PM PDT 24 |
Finished | May 02 02:38:08 PM PDT 24 |
Peak memory | 269844 kb |
Host | smart-2d85bb02-af11-4d6e-b843-09f3a1c38a7d |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1891448164 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 5.flash_ctrl_smoke.1891448164 |
Directory | /workspace/5.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/5.flash_ctrl_wo.3304743062 |
Short name | T257 |
Test name | |
Test status | |
Simulation time | 4894924000 ps |
CPU time | 201.56 seconds |
Started | May 02 02:37:18 PM PDT 24 |
Finished | May 02 02:40:41 PM PDT 24 |
Peak memory | 259548 kb |
Host | smart-c9edd4df-6226-4d85-9850-7d71217be644 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3304743062 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 5.flash_ctrl_wo.3304743062 |
Directory | /workspace/5.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/50.flash_ctrl_connect.409604930 |
Short name | T655 |
Test name | |
Test status | |
Simulation time | 13038900 ps |
CPU time | 15.56 seconds |
Started | May 02 02:43:16 PM PDT 24 |
Finished | May 02 02:43:34 PM PDT 24 |
Peak memory | 275244 kb |
Host | smart-7a3502cf-0cab-409a-a1b2-59ffdafc2ee5 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=409604930 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.flash_ctrl_connect.409604930 |
Directory | /workspace/50.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/50.flash_ctrl_otp_reset.2784794541 |
Short name | T644 |
Test name | |
Test status | |
Simulation time | 109650800 ps |
CPU time | 131.12 seconds |
Started | May 02 02:43:21 PM PDT 24 |
Finished | May 02 02:45:34 PM PDT 24 |
Peak memory | 259124 kb |
Host | smart-76528d23-3dde-4c1d-b79e-d40c64f257c7 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2784794541 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 50.flash_ctrl_o tp_reset.2784794541 |
Directory | /workspace/50.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/51.flash_ctrl_connect.3494890272 |
Short name | T825 |
Test name | |
Test status | |
Simulation time | 50535000 ps |
CPU time | 13.34 seconds |
Started | May 02 02:43:14 PM PDT 24 |
Finished | May 02 02:43:30 PM PDT 24 |
Peak memory | 275232 kb |
Host | smart-f01d599d-63b9-4e3b-b2ac-fddef6e0f442 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3494890272 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.flash_ctrl_connect.3494890272 |
Directory | /workspace/51.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/51.flash_ctrl_otp_reset.2951241018 |
Short name | T787 |
Test name | |
Test status | |
Simulation time | 169862700 ps |
CPU time | 129.04 seconds |
Started | May 02 02:43:15 PM PDT 24 |
Finished | May 02 02:45:26 PM PDT 24 |
Peak memory | 259416 kb |
Host | smart-b3c012d2-a09c-4cb2-a024-6707b912ae10 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2951241018 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 51.flash_ctrl_o tp_reset.2951241018 |
Directory | /workspace/51.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/52.flash_ctrl_connect.1871637355 |
Short name | T559 |
Test name | |
Test status | |
Simulation time | 19080800 ps |
CPU time | 13.38 seconds |
Started | May 02 02:43:17 PM PDT 24 |
Finished | May 02 02:43:32 PM PDT 24 |
Peak memory | 274780 kb |
Host | smart-b26720ba-b109-4831-bf7c-fecf48dcbeb0 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1871637355 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.flash_ctrl_connect.1871637355 |
Directory | /workspace/52.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/52.flash_ctrl_otp_reset.832584972 |
Short name | T603 |
Test name | |
Test status | |
Simulation time | 38428000 ps |
CPU time | 133.56 seconds |
Started | May 02 02:43:15 PM PDT 24 |
Finished | May 02 02:45:31 PM PDT 24 |
Peak memory | 263496 kb |
Host | smart-c732f9ff-dc60-4e93-bbc7-fd11c18feb36 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=832584972 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 52.flash_ctrl_ot p_reset.832584972 |
Directory | /workspace/52.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/53.flash_ctrl_connect.3974001798 |
Short name | T742 |
Test name | |
Test status | |
Simulation time | 41688900 ps |
CPU time | 15.71 seconds |
Started | May 02 02:43:15 PM PDT 24 |
Finished | May 02 02:43:33 PM PDT 24 |
Peak memory | 274792 kb |
Host | smart-7b8050c0-b02b-4c0e-bb4d-39213ab9f0d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3974001798 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.flash_ctrl_connect.3974001798 |
Directory | /workspace/53.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/53.flash_ctrl_otp_reset.3416642595 |
Short name | T459 |
Test name | |
Test status | |
Simulation time | 157258400 ps |
CPU time | 130.95 seconds |
Started | May 02 02:43:17 PM PDT 24 |
Finished | May 02 02:45:30 PM PDT 24 |
Peak memory | 259240 kb |
Host | smart-e43362dd-807b-4429-8a43-b4379c75c6f3 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3416642595 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 53.flash_ctrl_o tp_reset.3416642595 |
Directory | /workspace/53.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/54.flash_ctrl_connect.4019244026 |
Short name | T441 |
Test name | |
Test status | |
Simulation time | 21285900 ps |
CPU time | 15.76 seconds |
Started | May 02 02:43:29 PM PDT 24 |
Finished | May 02 02:43:45 PM PDT 24 |
Peak memory | 274676 kb |
Host | smart-623ca66a-9ad7-4bf8-9439-908d0c0902ff |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4019244026 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.flash_ctrl_connect.4019244026 |
Directory | /workspace/54.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/54.flash_ctrl_otp_reset.720311296 |
Short name | T106 |
Test name | |
Test status | |
Simulation time | 37015800 ps |
CPU time | 129.36 seconds |
Started | May 02 02:43:22 PM PDT 24 |
Finished | May 02 02:45:32 PM PDT 24 |
Peak memory | 260384 kb |
Host | smart-b168e9ac-72e7-4b48-b2fd-244beadce9b7 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=720311296 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 54.flash_ctrl_ot p_reset.720311296 |
Directory | /workspace/54.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/55.flash_ctrl_connect.2044669434 |
Short name | T401 |
Test name | |
Test status | |
Simulation time | 25622900 ps |
CPU time | 15.66 seconds |
Started | May 02 02:43:21 PM PDT 24 |
Finished | May 02 02:43:38 PM PDT 24 |
Peak memory | 274680 kb |
Host | smart-fb9dff72-1da2-4a84-b9df-3f6e38acec18 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2044669434 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.flash_ctrl_connect.2044669434 |
Directory | /workspace/55.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/55.flash_ctrl_otp_reset.770403249 |
Short name | T90 |
Test name | |
Test status | |
Simulation time | 146520800 ps |
CPU time | 129.29 seconds |
Started | May 02 02:43:21 PM PDT 24 |
Finished | May 02 02:45:32 PM PDT 24 |
Peak memory | 263780 kb |
Host | smart-229f9d2c-9c78-4eb1-b99c-b0a239e90538 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=770403249 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 55.flash_ctrl_ot p_reset.770403249 |
Directory | /workspace/55.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/56.flash_ctrl_connect.3959946872 |
Short name | T564 |
Test name | |
Test status | |
Simulation time | 24133500 ps |
CPU time | 13.14 seconds |
Started | May 02 02:43:23 PM PDT 24 |
Finished | May 02 02:43:37 PM PDT 24 |
Peak memory | 275676 kb |
Host | smart-da169728-3849-450e-9abe-4b2b5566ce5e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3959946872 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.flash_ctrl_connect.3959946872 |
Directory | /workspace/56.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/56.flash_ctrl_otp_reset.3465926203 |
Short name | T545 |
Test name | |
Test status | |
Simulation time | 44001000 ps |
CPU time | 130.77 seconds |
Started | May 02 02:43:21 PM PDT 24 |
Finished | May 02 02:45:33 PM PDT 24 |
Peak memory | 259472 kb |
Host | smart-f6fef78f-026c-442c-a5c2-26d993f3a955 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3465926203 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 56.flash_ctrl_o tp_reset.3465926203 |
Directory | /workspace/56.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/57.flash_ctrl_connect.226440193 |
Short name | T772 |
Test name | |
Test status | |
Simulation time | 14243700 ps |
CPU time | 13.48 seconds |
Started | May 02 02:43:22 PM PDT 24 |
Finished | May 02 02:43:37 PM PDT 24 |
Peak memory | 274688 kb |
Host | smart-841f36ec-aade-469f-af37-0c7649b3ed9c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=226440193 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.flash_ctrl_connect.226440193 |
Directory | /workspace/57.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/57.flash_ctrl_otp_reset.1904348714 |
Short name | T643 |
Test name | |
Test status | |
Simulation time | 255699300 ps |
CPU time | 108.12 seconds |
Started | May 02 02:43:21 PM PDT 24 |
Finished | May 02 02:45:10 PM PDT 24 |
Peak memory | 259456 kb |
Host | smart-952ee19e-11c5-414c-9cf0-75ff2fd85906 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1904348714 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 57.flash_ctrl_o tp_reset.1904348714 |
Directory | /workspace/57.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/58.flash_ctrl_connect.1434789356 |
Short name | T509 |
Test name | |
Test status | |
Simulation time | 14345900 ps |
CPU time | 15.8 seconds |
Started | May 02 02:43:22 PM PDT 24 |
Finished | May 02 02:43:39 PM PDT 24 |
Peak memory | 275292 kb |
Host | smart-3b38b668-cf1d-4b69-b542-4f33e936ee3a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1434789356 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.flash_ctrl_connect.1434789356 |
Directory | /workspace/58.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/58.flash_ctrl_otp_reset.2279221892 |
Short name | T694 |
Test name | |
Test status | |
Simulation time | 41446200 ps |
CPU time | 129.62 seconds |
Started | May 02 02:43:22 PM PDT 24 |
Finished | May 02 02:45:33 PM PDT 24 |
Peak memory | 259300 kb |
Host | smart-c662dcf8-6b1f-4315-9a08-02899eee2a10 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2279221892 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 58.flash_ctrl_o tp_reset.2279221892 |
Directory | /workspace/58.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/59.flash_ctrl_connect.338223071 |
Short name | T733 |
Test name | |
Test status | |
Simulation time | 25118100 ps |
CPU time | 15.8 seconds |
Started | May 02 02:43:23 PM PDT 24 |
Finished | May 02 02:43:40 PM PDT 24 |
Peak memory | 274752 kb |
Host | smart-3534f9ae-96b3-44a9-8540-c61e66a45176 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=338223071 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm line +cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.flash_ctrl_connect.338223071 |
Directory | /workspace/59.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/59.flash_ctrl_otp_reset.2928927191 |
Short name | T479 |
Test name | |
Test status | |
Simulation time | 40831600 ps |
CPU time | 128.42 seconds |
Started | May 02 02:43:22 PM PDT 24 |
Finished | May 02 02:45:32 PM PDT 24 |
Peak memory | 259304 kb |
Host | smart-89e505ee-71c2-443e-be9d-bd37caea44a7 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2928927191 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 59.flash_ctrl_o tp_reset.2928927191 |
Directory | /workspace/59.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_alert_test.392112687 |
Short name | T526 |
Test name | |
Test status | |
Simulation time | 249291500 ps |
CPU time | 13.6 seconds |
Started | May 02 02:37:49 PM PDT 24 |
Finished | May 02 02:38:04 PM PDT 24 |
Peak memory | 257732 kb |
Host | smart-fae8813b-9dc2-440b-bbd4-f77f4a17e386 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=392112687 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_commo n_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_alert_test.392112687 |
Directory | /workspace/6.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_connect.1494500497 |
Short name | T885 |
Test name | |
Test status | |
Simulation time | 27915100 ps |
CPU time | 15.6 seconds |
Started | May 02 02:37:48 PM PDT 24 |
Finished | May 02 02:38:04 PM PDT 24 |
Peak memory | 275228 kb |
Host | smart-99d11e30-bd3d-4979-99c2-8191ef227f24 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1494500497 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_connect.1494500497 |
Directory | /workspace/6.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_disable.1131020058 |
Short name | T710 |
Test name | |
Test status | |
Simulation time | 59950200 ps |
CPU time | 21.37 seconds |
Started | May 02 02:37:50 PM PDT 24 |
Finished | May 02 02:38:12 PM PDT 24 |
Peak memory | 264764 kb |
Host | smart-88a3c56f-9a1d-495c-b40c-71ba5a3d2d27 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1131020058 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_disable.1131020058 |
Directory | /workspace/6.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_error_mp.1741617068 |
Short name | T434 |
Test name | |
Test status | |
Simulation time | 60918612800 ps |
CPU time | 2302.88 seconds |
Started | May 02 02:37:39 PM PDT 24 |
Finished | May 02 03:16:03 PM PDT 24 |
Peak memory | 263820 kb |
Host | smart-13b8e224-43cc-416b-a0c7-7fd17af96e7a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1741617068 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_err or_mp.1741617068 |
Directory | /workspace/6.flash_ctrl_error_mp/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_error_prog_win.1921865777 |
Short name | T933 |
Test name | |
Test status | |
Simulation time | 776297000 ps |
CPU time | 878.42 seconds |
Started | May 02 02:37:44 PM PDT 24 |
Finished | May 02 02:52:24 PM PDT 24 |
Peak memory | 272764 kb |
Host | smart-ef722ae3-87af-4523-972f-fa032bfe575e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1921865777 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_error_prog_win.1921865777 |
Directory | /workspace/6.flash_ctrl_error_prog_win/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_fetch_code.4282588627 |
Short name | T767 |
Test name | |
Test status | |
Simulation time | 238796300 ps |
CPU time | 23.59 seconds |
Started | May 02 02:37:41 PM PDT 24 |
Finished | May 02 02:38:06 PM PDT 24 |
Peak memory | 264456 kb |
Host | smart-bda36016-7538-4e0f-970d-b666fcf18d35 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4282588627 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_fetch_code.4282588627 |
Directory | /workspace/6.flash_ctrl_fetch_code/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_hw_prog_rma_wipe_err.3187083822 |
Short name | T116 |
Test name | |
Test status | |
Simulation time | 10013942000 ps |
CPU time | 112.06 seconds |
Started | May 02 02:37:51 PM PDT 24 |
Finished | May 02 02:39:44 PM PDT 24 |
Peak memory | 350308 kb |
Host | smart-01d80bf8-ab54-4d6c-8505-38c0eb2cb126 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3187083822 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_hw_prog_rma_wipe_err.3187083822 |
Directory | /workspace/6.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_hw_read_seed_err.279277522 |
Short name | T426 |
Test name | |
Test status | |
Simulation time | 49130500 ps |
CPU time | 13.49 seconds |
Started | May 02 02:37:48 PM PDT 24 |
Finished | May 02 02:38:03 PM PDT 24 |
Peak memory | 264800 kb |
Host | smart-2f730428-8f84-4a25-b8d2-08d973ae009d |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=279277522 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/def ault.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_hw_read_seed_err.279277522 |
Directory | /workspace/6.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_hw_rma_reset.454533755 |
Short name | T788 |
Test name | |
Test status | |
Simulation time | 170172095800 ps |
CPU time | 993.29 seconds |
Started | May 02 02:37:42 PM PDT 24 |
Finished | May 02 02:54:17 PM PDT 24 |
Peak memory | 262712 kb |
Host | smart-b14d564c-50a2-48b7-aa12-9f3adf3dd3e2 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=454533755 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/nu ll -cm_name 6.flash_ctrl_hw_rma_reset.454533755 |
Directory | /workspace/6.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_hw_sec_otp.2337824559 |
Short name | T248 |
Test name | |
Test status | |
Simulation time | 2908989700 ps |
CPU time | 96.48 seconds |
Started | May 02 02:37:34 PM PDT 24 |
Finished | May 02 02:39:11 PM PDT 24 |
Peak memory | 261808 kb |
Host | smart-b546b71f-89e9-4374-baae-c73f3c310bd2 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2337824559 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_h w_sec_otp.2337824559 |
Directory | /workspace/6.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_intr_rd.2420868431 |
Short name | T534 |
Test name | |
Test status | |
Simulation time | 998687200 ps |
CPU time | 152.27 seconds |
Started | May 02 02:37:49 PM PDT 24 |
Finished | May 02 02:40:23 PM PDT 24 |
Peak memory | 293524 kb |
Host | smart-48b1e23a-f9eb-4724-8b04-30e0f9ec62aa |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2420868431 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flas h_ctrl_intr_rd.2420868431 |
Directory | /workspace/6.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_intr_rd_slow_flash.3082513041 |
Short name | T326 |
Test name | |
Test status | |
Simulation time | 17931715800 ps |
CPU time | 246.44 seconds |
Started | May 02 02:37:51 PM PDT 24 |
Finished | May 02 02:41:59 PM PDT 24 |
Peak memory | 292068 kb |
Host | smart-6a5cb123-efa6-4b13-af86-18b00fc92f4a |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3082513041 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_intr_rd_slow_flash.3082513041 |
Directory | /workspace/6.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_invalid_op.2963633469 |
Short name | T639 |
Test name | |
Test status | |
Simulation time | 6559730900 ps |
CPU time | 60.4 seconds |
Started | May 02 02:37:41 PM PDT 24 |
Finished | May 02 02:38:43 PM PDT 24 |
Peak memory | 260172 kb |
Host | smart-a0778311-d107-4a9b-8541-fb0ef6735b58 |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2963633469 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_o p_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_invalid_op.2963633469 |
Directory | /workspace/6.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_lcmgr_intg.1914983706 |
Short name | T550 |
Test name | |
Test status | |
Simulation time | 15595600 ps |
CPU time | 13.37 seconds |
Started | May 02 02:37:49 PM PDT 24 |
Finished | May 02 02:38:04 PM PDT 24 |
Peak memory | 259204 kb |
Host | smart-9da39094-c562-4f43-889a-74be1ca64edc |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1914983706 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 6.flash_ctrl_lcmgr_intg.1914983706 |
Directory | /workspace/6.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_mp_regions.4260206901 |
Short name | T399 |
Test name | |
Test status | |
Simulation time | 5937999000 ps |
CPU time | 128.26 seconds |
Started | May 02 02:37:43 PM PDT 24 |
Finished | May 02 02:39:53 PM PDT 24 |
Peak memory | 261968 kb |
Host | smart-510fedbe-1c43-4cda-bf2a-dfa85d8e6ce9 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4260206901 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 6.flash_ctrl_mp_regions.4260206901 |
Directory | /workspace/6.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_otp_reset.467201169 |
Short name | T735 |
Test name | |
Test status | |
Simulation time | 74820000 ps |
CPU time | 131.23 seconds |
Started | May 02 02:37:42 PM PDT 24 |
Finished | May 02 02:39:54 PM PDT 24 |
Peak memory | 262956 kb |
Host | smart-9325d14d-6eaa-4271-b188-c136716cc841 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=467201169 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_otp _reset.467201169 |
Directory | /workspace/6.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_phy_arb.3668371751 |
Short name | T63 |
Test name | |
Test status | |
Simulation time | 90665300 ps |
CPU time | 149.79 seconds |
Started | May 02 02:37:32 PM PDT 24 |
Finished | May 02 02:40:02 PM PDT 24 |
Peak memory | 264460 kb |
Host | smart-e5051f39-21a6-4956-9a1e-ae960f72de21 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3668371751 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_phy_arb.3668371751 |
Directory | /workspace/6.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_rand_ops.1852252677 |
Short name | T913 |
Test name | |
Test status | |
Simulation time | 111863200 ps |
CPU time | 525.38 seconds |
Started | May 02 02:37:32 PM PDT 24 |
Finished | May 02 02:46:18 PM PDT 24 |
Peak memory | 283984 kb |
Host | smart-681fe306-8656-470f-b504-089f8f3de257 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1852252677 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_rand_ops.1852252677 |
Directory | /workspace/6.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_re_evict.1578108595 |
Short name | T319 |
Test name | |
Test status | |
Simulation time | 133535100 ps |
CPU time | 35.7 seconds |
Started | May 02 02:37:50 PM PDT 24 |
Finished | May 02 02:38:27 PM PDT 24 |
Peak memory | 272192 kb |
Host | smart-4d7f0bed-c6b7-445a-b649-99fce12fc310 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1578108595 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.fla sh_ctrl_re_evict.1578108595 |
Directory | /workspace/6.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_ro.3355144843 |
Short name | T18 |
Test name | |
Test status | |
Simulation time | 481557100 ps |
CPU time | 108.53 seconds |
Started | May 02 02:37:44 PM PDT 24 |
Finished | May 02 02:39:33 PM PDT 24 |
Peak memory | 281164 kb |
Host | smart-f62cc771-3e9f-4274-bc02-c2ce804dc0b9 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3355144843 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 6.flash_ctrl_ro.3355144843 |
Directory | /workspace/6.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_ro_derr.2482278135 |
Short name | T292 |
Test name | |
Test status | |
Simulation time | 1640746500 ps |
CPU time | 125.93 seconds |
Started | May 02 02:37:52 PM PDT 24 |
Finished | May 02 02:39:58 PM PDT 24 |
Peak memory | 281560 kb |
Host | smart-e2908e84-b90c-462b-ab31-8675333408a2 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_i nstrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed= 2482278135 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_ro_derr.2482278135 |
Directory | /workspace/6.flash_ctrl_ro_derr/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_ro_serr.2734595251 |
Short name | T770 |
Test name | |
Test status | |
Simulation time | 1603143400 ps |
CPU time | 127.94 seconds |
Started | May 02 02:37:40 PM PDT 24 |
Finished | May 02 02:39:49 PM PDT 24 |
Peak memory | 295536 kb |
Host | smart-493d6908-13cc-4f96-98f3-99d3ad0829f7 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RE LNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2734595251 -assert nopostproc +UVM_ TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.v db -cm_log /dev/null -cm_name 6.flash_ctrl_ro_serr.2734595251 |
Directory | /workspace/6.flash_ctrl_ro_serr/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_rw.2341606174 |
Short name | T675 |
Test name | |
Test status | |
Simulation time | 29360111800 ps |
CPU time | 490.15 seconds |
Started | May 02 02:37:40 PM PDT 24 |
Finished | May 02 02:45:51 PM PDT 24 |
Peak memory | 313424 kb |
Host | smart-c703ae8c-882e-4839-9a6f-6988865daa7f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2341606174 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 6.flash_ctrl_rw.2341606174 |
Directory | /workspace/6.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_rw_evict.2040320101 |
Short name | T778 |
Test name | |
Test status | |
Simulation time | 64075900 ps |
CPU time | 31.3 seconds |
Started | May 02 02:37:50 PM PDT 24 |
Finished | May 02 02:38:23 PM PDT 24 |
Peak memory | 266804 kb |
Host | smart-371e7628-aa01-4b08-b534-91dfe0cec78a |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2040320101 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_rw_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.fla sh_ctrl_rw_evict.2040320101 |
Directory | /workspace/6.flash_ctrl_rw_evict/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_sec_info_access.2313790134 |
Short name | T209 |
Test name | |
Test status | |
Simulation time | 4544663700 ps |
CPU time | 66.86 seconds |
Started | May 02 02:37:52 PM PDT 24 |
Finished | May 02 02:38:59 PM PDT 24 |
Peak memory | 262280 kb |
Host | smart-f3f61512-87d1-47e3-a5e8-d7d531ae7c68 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2313790134 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_sec_info_access.2313790134 |
Directory | /workspace/6.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_smoke.167439839 |
Short name | T593 |
Test name | |
Test status | |
Simulation time | 22566900 ps |
CPU time | 74.33 seconds |
Started | May 02 02:37:32 PM PDT 24 |
Finished | May 02 02:38:48 PM PDT 24 |
Peak memory | 274276 kb |
Host | smart-e678dedc-f20d-49a6-ab76-206e634be062 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=167439839 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 6.flash_ctrl_smoke.167439839 |
Directory | /workspace/6.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/6.flash_ctrl_wo.3998910138 |
Short name | T31 |
Test name | |
Test status | |
Simulation time | 6320642500 ps |
CPU time | 169.58 seconds |
Started | May 02 02:37:39 PM PDT 24 |
Finished | May 02 02:40:30 PM PDT 24 |
Peak memory | 264716 kb |
Host | smart-fc9789e9-a5b0-4d35-92cd-22829f2b3d7b |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3998910138 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 6.flash_ctrl_wo.3998910138 |
Directory | /workspace/6.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/60.flash_ctrl_connect.4228088544 |
Short name | T677 |
Test name | |
Test status | |
Simulation time | 41879300 ps |
CPU time | 13.48 seconds |
Started | May 02 02:43:23 PM PDT 24 |
Finished | May 02 02:43:38 PM PDT 24 |
Peak memory | 275280 kb |
Host | smart-d6debbb5-b1e8-47ba-b6da-d423349dac37 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4228088544 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.flash_ctrl_connect.4228088544 |
Directory | /workspace/60.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/60.flash_ctrl_otp_reset.1613822493 |
Short name | T549 |
Test name | |
Test status | |
Simulation time | 280335800 ps |
CPU time | 111.35 seconds |
Started | May 02 02:43:22 PM PDT 24 |
Finished | May 02 02:45:14 PM PDT 24 |
Peak memory | 260480 kb |
Host | smart-12519fff-b940-4cef-865f-aced26c93e9a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1613822493 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 60.flash_ctrl_o tp_reset.1613822493 |
Directory | /workspace/60.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/61.flash_ctrl_connect.3748017251 |
Short name | T812 |
Test name | |
Test status | |
Simulation time | 13072100 ps |
CPU time | 15.38 seconds |
Started | May 02 02:43:30 PM PDT 24 |
Finished | May 02 02:43:47 PM PDT 24 |
Peak memory | 274752 kb |
Host | smart-4492d420-418e-468c-8173-36e9d508a1ab |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3748017251 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.flash_ctrl_connect.3748017251 |
Directory | /workspace/61.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/61.flash_ctrl_otp_reset.56321074 |
Short name | T249 |
Test name | |
Test status | |
Simulation time | 198542000 ps |
CPU time | 132.31 seconds |
Started | May 02 02:43:31 PM PDT 24 |
Finished | May 02 02:45:44 PM PDT 24 |
Peak memory | 259344 kb |
Host | smart-b6241650-ebc0-4e7b-bb91-137b2d1c628b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=56321074 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl _otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 61.flash_ctrl_otp _reset.56321074 |
Directory | /workspace/61.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/62.flash_ctrl_connect.1315667909 |
Short name | T407 |
Test name | |
Test status | |
Simulation time | 242543000 ps |
CPU time | 16.01 seconds |
Started | May 02 02:43:28 PM PDT 24 |
Finished | May 02 02:43:45 PM PDT 24 |
Peak memory | 274648 kb |
Host | smart-1d0b1f1a-2cd3-443e-8329-b39e6e197b51 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1315667909 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 62.flash_ctrl_connect.1315667909 |
Directory | /workspace/62.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/63.flash_ctrl_connect.1351762708 |
Short name | T476 |
Test name | |
Test status | |
Simulation time | 112023100 ps |
CPU time | 13.41 seconds |
Started | May 02 02:43:28 PM PDT 24 |
Finished | May 02 02:43:43 PM PDT 24 |
Peak memory | 275192 kb |
Host | smart-d573cd3c-c7d1-4471-951c-d8f3d90dd7cd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1351762708 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.flash_ctrl_connect.1351762708 |
Directory | /workspace/63.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/63.flash_ctrl_otp_reset.448593477 |
Short name | T904 |
Test name | |
Test status | |
Simulation time | 42559200 ps |
CPU time | 130.51 seconds |
Started | May 02 02:43:30 PM PDT 24 |
Finished | May 02 02:45:41 PM PDT 24 |
Peak memory | 259120 kb |
Host | smart-0adf6f39-c453-475c-bfe9-414143c2521d |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=448593477 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 63.flash_ctrl_ot p_reset.448593477 |
Directory | /workspace/63.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/64.flash_ctrl_connect.3330255288 |
Short name | T726 |
Test name | |
Test status | |
Simulation time | 13976200 ps |
CPU time | 15.9 seconds |
Started | May 02 02:43:29 PM PDT 24 |
Finished | May 02 02:43:46 PM PDT 24 |
Peak memory | 274688 kb |
Host | smart-8e3cc19d-d7d9-4735-87e3-d22943e10f8c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3330255288 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.flash_ctrl_connect.3330255288 |
Directory | /workspace/64.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/64.flash_ctrl_otp_reset.1480701099 |
Short name | T578 |
Test name | |
Test status | |
Simulation time | 37683900 ps |
CPU time | 131.23 seconds |
Started | May 02 02:43:29 PM PDT 24 |
Finished | May 02 02:45:41 PM PDT 24 |
Peak memory | 263264 kb |
Host | smart-85f781f0-4b16-425e-9e38-d7acee74f12a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1480701099 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 64.flash_ctrl_o tp_reset.1480701099 |
Directory | /workspace/64.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/65.flash_ctrl_connect.3396761995 |
Short name | T695 |
Test name | |
Test status | |
Simulation time | 28550000 ps |
CPU time | 13.11 seconds |
Started | May 02 02:43:35 PM PDT 24 |
Finished | May 02 02:43:50 PM PDT 24 |
Peak memory | 275236 kb |
Host | smart-3365c3e9-abf0-40cb-884e-ec93ba9d3210 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3396761995 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.flash_ctrl_connect.3396761995 |
Directory | /workspace/65.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/65.flash_ctrl_otp_reset.408571690 |
Short name | T555 |
Test name | |
Test status | |
Simulation time | 138591400 ps |
CPU time | 108.98 seconds |
Started | May 02 02:43:36 PM PDT 24 |
Finished | May 02 02:45:27 PM PDT 24 |
Peak memory | 259196 kb |
Host | smart-c833fd87-39f1-45b1-b85c-3104c1c0bd48 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=408571690 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 65.flash_ctrl_ot p_reset.408571690 |
Directory | /workspace/65.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/66.flash_ctrl_connect.2820940448 |
Short name | T835 |
Test name | |
Test status | |
Simulation time | 29511600 ps |
CPU time | 15.57 seconds |
Started | May 02 02:43:36 PM PDT 24 |
Finished | May 02 02:43:53 PM PDT 24 |
Peak memory | 274616 kb |
Host | smart-f2196662-e27c-4b1a-8fae-c648426ff4d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2820940448 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.flash_ctrl_connect.2820940448 |
Directory | /workspace/66.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/66.flash_ctrl_otp_reset.858302746 |
Short name | T252 |
Test name | |
Test status | |
Simulation time | 72693300 ps |
CPU time | 110.7 seconds |
Started | May 02 02:43:36 PM PDT 24 |
Finished | May 02 02:45:28 PM PDT 24 |
Peak memory | 259360 kb |
Host | smart-68ff8e88-36dd-4858-b3fa-ff81365fa99e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=858302746 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 66.flash_ctrl_ot p_reset.858302746 |
Directory | /workspace/66.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/67.flash_ctrl_connect.2419548980 |
Short name | T422 |
Test name | |
Test status | |
Simulation time | 187371100 ps |
CPU time | 15.87 seconds |
Started | May 02 02:43:37 PM PDT 24 |
Finished | May 02 02:43:54 PM PDT 24 |
Peak memory | 275292 kb |
Host | smart-4bb6141d-565f-4d50-bd17-551f436ec2d3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2419548980 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.flash_ctrl_connect.2419548980 |
Directory | /workspace/67.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/67.flash_ctrl_otp_reset.675924989 |
Short name | T934 |
Test name | |
Test status | |
Simulation time | 237192800 ps |
CPU time | 130.66 seconds |
Started | May 02 02:43:35 PM PDT 24 |
Finished | May 02 02:45:47 PM PDT 24 |
Peak memory | 259468 kb |
Host | smart-7c64574e-7555-4997-b51e-cf0ebd5038a8 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=675924989 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 67.flash_ctrl_ot p_reset.675924989 |
Directory | /workspace/67.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/68.flash_ctrl_connect.1862441944 |
Short name | T722 |
Test name | |
Test status | |
Simulation time | 17563400 ps |
CPU time | 15.68 seconds |
Started | May 02 02:43:36 PM PDT 24 |
Finished | May 02 02:43:53 PM PDT 24 |
Peak memory | 275280 kb |
Host | smart-b4847f45-5a3d-49b2-9886-b4b474cc93b6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1862441944 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.flash_ctrl_connect.1862441944 |
Directory | /workspace/68.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/68.flash_ctrl_otp_reset.1424721587 |
Short name | T482 |
Test name | |
Test status | |
Simulation time | 48020800 ps |
CPU time | 131.05 seconds |
Started | May 02 02:43:35 PM PDT 24 |
Finished | May 02 02:45:48 PM PDT 24 |
Peak memory | 259332 kb |
Host | smart-f42841f3-dd8d-4ebb-bdcf-0b9dc3427b08 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1424721587 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 68.flash_ctrl_o tp_reset.1424721587 |
Directory | /workspace/68.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/69.flash_ctrl_connect.2585853870 |
Short name | T833 |
Test name | |
Test status | |
Simulation time | 17392300 ps |
CPU time | 13.24 seconds |
Started | May 02 02:43:36 PM PDT 24 |
Finished | May 02 02:43:51 PM PDT 24 |
Peak memory | 274560 kb |
Host | smart-3a0e42ef-2eeb-44cd-b803-58cfe719ed8e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2585853870 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.flash_ctrl_connect.2585853870 |
Directory | /workspace/69.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/69.flash_ctrl_otp_reset.2659528606 |
Short name | T761 |
Test name | |
Test status | |
Simulation time | 44283400 ps |
CPU time | 132.06 seconds |
Started | May 02 02:43:35 PM PDT 24 |
Finished | May 02 02:45:48 PM PDT 24 |
Peak memory | 259336 kb |
Host | smart-bda4dce5-d141-46d8-a021-e36ca4f5e0f1 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2659528606 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 69.flash_ctrl_o tp_reset.2659528606 |
Directory | /workspace/69.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_alert_test.1384401420 |
Short name | T10 |
Test name | |
Test status | |
Simulation time | 223389400 ps |
CPU time | 13.97 seconds |
Started | May 02 02:38:07 PM PDT 24 |
Finished | May 02 02:38:22 PM PDT 24 |
Peak memory | 257652 kb |
Host | smart-5eaf4d78-241b-4400-bfa4-e56e6c4f8057 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1384401420 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_alert_test.1 384401420 |
Directory | /workspace/7.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_connect.1778055358 |
Short name | T548 |
Test name | |
Test status | |
Simulation time | 15217500 ps |
CPU time | 15.9 seconds |
Started | May 02 02:38:09 PM PDT 24 |
Finished | May 02 02:38:26 PM PDT 24 |
Peak memory | 275232 kb |
Host | smart-51e9382f-451a-402c-aa71-310ce38a77d7 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1778055358 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_connect.1778055358 |
Directory | /workspace/7.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_disable.1427667966 |
Short name | T22 |
Test name | |
Test status | |
Simulation time | 16789600 ps |
CPU time | 21.79 seconds |
Started | May 02 02:38:09 PM PDT 24 |
Finished | May 02 02:38:32 PM PDT 24 |
Peak memory | 272952 kb |
Host | smart-f6acca13-0181-4d8f-af85-a565023089b4 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1427667966 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_disable_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_disable.1427667966 |
Directory | /workspace/7.flash_ctrl_disable/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_error_mp.3177609510 |
Short name | T196 |
Test name | |
Test status | |
Simulation time | 20695818500 ps |
CPU time | 2281.67 seconds |
Started | May 02 02:37:57 PM PDT 24 |
Finished | May 02 03:15:59 PM PDT 24 |
Peak memory | 264544 kb |
Host | smart-6f730556-7287-4ee0-b6dd-593924350a0c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3177609510 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_err or_mp.3177609510 |
Directory | /workspace/7.flash_ctrl_error_mp/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_error_prog_win.1050962371 |
Short name | T627 |
Test name | |
Test status | |
Simulation time | 1240558600 ps |
CPU time | 853.37 seconds |
Started | May 02 02:38:00 PM PDT 24 |
Finished | May 02 02:52:15 PM PDT 24 |
Peak memory | 272676 kb |
Host | smart-659ee303-5b8d-4a86-a9b8-e1ba48ec7a76 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1050962371 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_error_prog_win.1050962371 |
Directory | /workspace/7.flash_ctrl_error_prog_win/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_fetch_code.3069114400 |
Short name | T81 |
Test name | |
Test status | |
Simulation time | 2819517600 ps |
CPU time | 23.64 seconds |
Started | May 02 02:37:58 PM PDT 24 |
Finished | May 02 02:38:23 PM PDT 24 |
Peak memory | 264476 kb |
Host | smart-7e50f84f-a0d1-451d-bfca-324f1fa06d2e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3069114400 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_fetch_code.3069114400 |
Directory | /workspace/7.flash_ctrl_fetch_code/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_hw_prog_rma_wipe_err.194877703 |
Short name | T552 |
Test name | |
Test status | |
Simulation time | 10018978000 ps |
CPU time | 66.56 seconds |
Started | May 02 02:38:10 PM PDT 24 |
Finished | May 02 02:39:18 PM PDT 24 |
Peak memory | 278764 kb |
Host | smart-059cf01b-a81f-4854-9f01-18d70e1ef04a |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=194877703 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_hw_prog_rma_wipe_err.194877703 |
Directory | /workspace/7.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_hw_read_seed_err.2130016009 |
Short name | T652 |
Test name | |
Test status | |
Simulation time | 37674100 ps |
CPU time | 13.3 seconds |
Started | May 02 02:38:08 PM PDT 24 |
Finished | May 02 02:38:23 PM PDT 24 |
Peak memory | 264648 kb |
Host | smart-058e770a-47ae-4369-b7fc-ba0f29522cf1 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2130016009 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_hw_read_seed_err.2130016009 |
Directory | /workspace/7.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_hw_sec_otp.1225544694 |
Short name | T232 |
Test name | |
Test status | |
Simulation time | 8399739200 ps |
CPU time | 119.03 seconds |
Started | May 02 02:38:00 PM PDT 24 |
Finished | May 02 02:40:01 PM PDT 24 |
Peak memory | 261968 kb |
Host | smart-65058929-c8e5-474e-a50f-88c2313315e0 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1225544694 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_h w_sec_otp.1225544694 |
Directory | /workspace/7.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_intr_rd.24565 |
Short name | T815 |
Test name | |
Test status | |
Simulation time | 4053019000 ps |
CPU time | 158.84 seconds |
Started | May 02 02:37:58 PM PDT 24 |
Finished | May 02 02:40:37 PM PDT 24 |
Peak memory | 292568 kb |
Host | smart-a31a55c1-8b35-419a-a926-85ca299c07f9 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=24565 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=fl ash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctr l_intr_rd.24565 |
Directory | /workspace/7.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_intr_rd_slow_flash.3589044127 |
Short name | T377 |
Test name | |
Test status | |
Simulation time | 7620674500 ps |
CPU time | 259.94 seconds |
Started | May 02 02:37:58 PM PDT 24 |
Finished | May 02 02:42:19 PM PDT 24 |
Peak memory | 290332 kb |
Host | smart-5b5a4bba-b05f-4eba-a683-b57f3f2659b7 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3589044127 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_intr_rd_slow_flash.3589044127 |
Directory | /workspace/7.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_invalid_op.572348947 |
Short name | T633 |
Test name | |
Test status | |
Simulation time | 23048567400 ps |
CPU time | 79.12 seconds |
Started | May 02 02:38:01 PM PDT 24 |
Finished | May 02 02:39:21 PM PDT 24 |
Peak memory | 259844 kb |
Host | smart-3c25d03b-7adb-4919-9337-37dd04d70247 |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=572348947 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op _vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_invalid_op.572348947 |
Directory | /workspace/7.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_mp_regions.116744680 |
Short name | T146 |
Test name | |
Test status | |
Simulation time | 53248638500 ps |
CPU time | 615.3 seconds |
Started | May 02 02:37:58 PM PDT 24 |
Finished | May 02 02:48:14 PM PDT 24 |
Peak memory | 273112 kb |
Host | smart-6b63f693-0ae9-40ec-b3ce-11079f1ebbfb |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=116744680 -assert nopostproc +UVM_TESTNAME=flash_ct rl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_lo g /dev/null -cm_name 7.flash_ctrl_mp_regions.116744680 |
Directory | /workspace/7.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_otp_reset.3824150962 |
Short name | T48 |
Test name | |
Test status | |
Simulation time | 131595700 ps |
CPU time | 112.68 seconds |
Started | May 02 02:38:00 PM PDT 24 |
Finished | May 02 02:39:55 PM PDT 24 |
Peak memory | 263672 kb |
Host | smart-de688ce1-9281-4287-84d6-607eb840c5dd |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3824150962 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_ot p_reset.3824150962 |
Directory | /workspace/7.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_phy_arb.162677189 |
Short name | T827 |
Test name | |
Test status | |
Simulation time | 2758855200 ps |
CPU time | 211.06 seconds |
Started | May 02 02:37:50 PM PDT 24 |
Finished | May 02 02:41:22 PM PDT 24 |
Peak memory | 261716 kb |
Host | smart-4d27c7bc-bf36-48d6-aef4-fea21f2db3da |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=162677189 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +en _cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_phy_arb.162677189 |
Directory | /workspace/7.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_rand_ops.2360470143 |
Short name | T785 |
Test name | |
Test status | |
Simulation time | 263504000 ps |
CPU time | 794.06 seconds |
Started | May 02 02:37:47 PM PDT 24 |
Finished | May 02 02:51:02 PM PDT 24 |
Peak memory | 281796 kb |
Host | smart-ad4a1c5c-c62b-421c-abc2-73881b7e9da1 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2360470143 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_rand_ops.2360470143 |
Directory | /workspace/7.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_re_evict.2364359551 |
Short name | T759 |
Test name | |
Test status | |
Simulation time | 473476800 ps |
CPU time | 37.82 seconds |
Started | May 02 02:38:07 PM PDT 24 |
Finished | May 02 02:38:46 PM PDT 24 |
Peak memory | 274056 kb |
Host | smart-db3396e6-4ddb-47d7-9855-7df583557745 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2364359551 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.fla sh_ctrl_re_evict.2364359551 |
Directory | /workspace/7.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_ro.3699278268 |
Short name | T464 |
Test name | |
Test status | |
Simulation time | 715923700 ps |
CPU time | 122.66 seconds |
Started | May 02 02:37:59 PM PDT 24 |
Finished | May 02 02:40:03 PM PDT 24 |
Peak memory | 288920 kb |
Host | smart-994b7429-aad8-4625-8c98-6bc664b1e1f7 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3699278268 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 7.flash_ctrl_ro.3699278268 |
Directory | /workspace/7.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_ro_derr.3625673998 |
Short name | T164 |
Test name | |
Test status | |
Simulation time | 1250500000 ps |
CPU time | 144.5 seconds |
Started | May 02 02:37:58 PM PDT 24 |
Finished | May 02 02:40:23 PM PDT 24 |
Peak memory | 281452 kb |
Host | smart-8f9a3450-696b-4c87-8d3b-f42dbb78d0df |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_i nstrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed= 3625673998 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_ro_derr.3625673998 |
Directory | /workspace/7.flash_ctrl_ro_derr/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_ro_serr.725934766 |
Short name | T176 |
Test name | |
Test status | |
Simulation time | 660389400 ps |
CPU time | 145.77 seconds |
Started | May 02 02:37:59 PM PDT 24 |
Finished | May 02 02:40:26 PM PDT 24 |
Peak memory | 293800 kb |
Host | smart-94a37d1e-130c-41f5-a8dd-6aa4a09bd220 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RE LNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=725934766 -assert nopostproc +UVM_T ESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vd b -cm_log /dev/null -cm_name 7.flash_ctrl_ro_serr.725934766 |
Directory | /workspace/7.flash_ctrl_ro_serr/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_rw.983321766 |
Short name | T561 |
Test name | |
Test status | |
Simulation time | 18379017200 ps |
CPU time | 606.37 seconds |
Started | May 02 02:37:58 PM PDT 24 |
Finished | May 02 02:48:05 PM PDT 24 |
Peak memory | 309032 kb |
Host | smart-b1e06bba-0d86-48bd-84ac-68432ae9139b |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=983321766 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_rw.983321766 |
Directory | /workspace/7.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_sec_info_access.989166009 |
Short name | T808 |
Test name | |
Test status | |
Simulation time | 788128400 ps |
CPU time | 54.53 seconds |
Started | May 02 02:38:07 PM PDT 24 |
Finished | May 02 02:39:02 PM PDT 24 |
Peak memory | 261856 kb |
Host | smart-2b7f93b0-3371-42dc-8f08-b17a85e317c3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=989166009 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_sec_info_access.989166009 |
Directory | /workspace/7.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_smoke.3827287662 |
Short name | T929 |
Test name | |
Test status | |
Simulation time | 125465200 ps |
CPU time | 95.17 seconds |
Started | May 02 02:37:47 PM PDT 24 |
Finished | May 02 02:39:23 PM PDT 24 |
Peak memory | 275048 kb |
Host | smart-02ec1034-15d5-4e34-aeab-ea35a54eb09e |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3827287662 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 7.flash_ctrl_smoke.3827287662 |
Directory | /workspace/7.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/7.flash_ctrl_wo.1087618848 |
Short name | T475 |
Test name | |
Test status | |
Simulation time | 4564006900 ps |
CPU time | 233.58 seconds |
Started | May 02 02:37:56 PM PDT 24 |
Finished | May 02 02:41:51 PM PDT 24 |
Peak memory | 259452 kb |
Host | smart-4ee82779-c575-40cc-8d2c-0bdd8bf0efa7 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1087618848 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 7.flash_ctrl_wo.1087618848 |
Directory | /workspace/7.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/70.flash_ctrl_connect.2940759876 |
Short name | T424 |
Test name | |
Test status | |
Simulation time | 15073600 ps |
CPU time | 15.71 seconds |
Started | May 02 02:43:37 PM PDT 24 |
Finished | May 02 02:43:54 PM PDT 24 |
Peak memory | 274704 kb |
Host | smart-92dc83cc-a92a-4d18-a3a5-493a9d6b12d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2940759876 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 70.flash_ctrl_connect.2940759876 |
Directory | /workspace/70.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/71.flash_ctrl_connect.3579926554 |
Short name | T628 |
Test name | |
Test status | |
Simulation time | 23876700 ps |
CPU time | 15.58 seconds |
Started | May 02 02:43:42 PM PDT 24 |
Finished | May 02 02:43:59 PM PDT 24 |
Peak memory | 274696 kb |
Host | smart-22302be0-2b43-4a69-bbd4-dca58d9953bc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3579926554 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 71.flash_ctrl_connect.3579926554 |
Directory | /workspace/71.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/72.flash_ctrl_connect.1064948330 |
Short name | T425 |
Test name | |
Test status | |
Simulation time | 22147800 ps |
CPU time | 15.68 seconds |
Started | May 02 02:43:44 PM PDT 24 |
Finished | May 02 02:44:01 PM PDT 24 |
Peak memory | 275184 kb |
Host | smart-65e7366a-4c22-4a19-9280-c3ec8cdd8c1a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1064948330 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.flash_ctrl_connect.1064948330 |
Directory | /workspace/72.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/72.flash_ctrl_otp_reset.46715466 |
Short name | T707 |
Test name | |
Test status | |
Simulation time | 75284500 ps |
CPU time | 133.02 seconds |
Started | May 02 02:43:41 PM PDT 24 |
Finished | May 02 02:45:55 PM PDT 24 |
Peak memory | 262772 kb |
Host | smart-8fa91405-8329-4240-b96b-6e0c3732e701 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=46715466 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl _otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 72.flash_ctrl_otp _reset.46715466 |
Directory | /workspace/72.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/73.flash_ctrl_connect.2381037393 |
Short name | T492 |
Test name | |
Test status | |
Simulation time | 16878900 ps |
CPU time | 15.73 seconds |
Started | May 02 02:43:41 PM PDT 24 |
Finished | May 02 02:43:58 PM PDT 24 |
Peak memory | 275204 kb |
Host | smart-ee9caed4-adb1-4195-bd17-b19493cba990 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2381037393 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.flash_ctrl_connect.2381037393 |
Directory | /workspace/73.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/73.flash_ctrl_otp_reset.977188682 |
Short name | T524 |
Test name | |
Test status | |
Simulation time | 146005700 ps |
CPU time | 129.27 seconds |
Started | May 02 02:43:44 PM PDT 24 |
Finished | May 02 02:45:55 PM PDT 24 |
Peak memory | 263192 kb |
Host | smart-8321f349-b5b9-4b26-bb9c-ac7531353430 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=977188682 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 73.flash_ctrl_ot p_reset.977188682 |
Directory | /workspace/73.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/74.flash_ctrl_connect.2858625361 |
Short name | T381 |
Test name | |
Test status | |
Simulation time | 28433300 ps |
CPU time | 13.09 seconds |
Started | May 02 02:43:41 PM PDT 24 |
Finished | May 02 02:43:55 PM PDT 24 |
Peak memory | 275256 kb |
Host | smart-d451fef2-48a5-4646-8439-80205f7dc2d2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2858625361 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.flash_ctrl_connect.2858625361 |
Directory | /workspace/74.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/74.flash_ctrl_otp_reset.1560811043 |
Short name | T930 |
Test name | |
Test status | |
Simulation time | 41901200 ps |
CPU time | 130.07 seconds |
Started | May 02 02:43:43 PM PDT 24 |
Finished | May 02 02:45:54 PM PDT 24 |
Peak memory | 259400 kb |
Host | smart-025cc081-d0c4-4ae5-8d78-13d067f5b67e |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1560811043 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 74.flash_ctrl_o tp_reset.1560811043 |
Directory | /workspace/74.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/75.flash_ctrl_connect.1865193677 |
Short name | T818 |
Test name | |
Test status | |
Simulation time | 27774100 ps |
CPU time | 13.36 seconds |
Started | May 02 02:43:45 PM PDT 24 |
Finished | May 02 02:44:00 PM PDT 24 |
Peak memory | 275644 kb |
Host | smart-17758e70-5029-4017-8bc9-35989b620639 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1865193677 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.flash_ctrl_connect.1865193677 |
Directory | /workspace/75.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/75.flash_ctrl_otp_reset.3678539950 |
Short name | T406 |
Test name | |
Test status | |
Simulation time | 59969200 ps |
CPU time | 130.27 seconds |
Started | May 02 02:43:44 PM PDT 24 |
Finished | May 02 02:45:56 PM PDT 24 |
Peak memory | 259136 kb |
Host | smart-d0251ec5-ac2e-4b0e-ad6d-3543c05b5771 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3678539950 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 75.flash_ctrl_o tp_reset.3678539950 |
Directory | /workspace/75.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/76.flash_ctrl_connect.3834513270 |
Short name | T70 |
Test name | |
Test status | |
Simulation time | 16666100 ps |
CPU time | 13.21 seconds |
Started | May 02 02:43:44 PM PDT 24 |
Finished | May 02 02:43:59 PM PDT 24 |
Peak memory | 274624 kb |
Host | smart-5ee5ce22-1d09-4400-997c-c4c73b97e438 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3834513270 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.flash_ctrl_connect.3834513270 |
Directory | /workspace/76.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/76.flash_ctrl_otp_reset.3587159397 |
Short name | T717 |
Test name | |
Test status | |
Simulation time | 671560400 ps |
CPU time | 130.56 seconds |
Started | May 02 02:43:43 PM PDT 24 |
Finished | May 02 02:45:55 PM PDT 24 |
Peak memory | 259308 kb |
Host | smart-6c1c95d0-a54e-4027-aa4d-0b268902fa75 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3587159397 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 76.flash_ctrl_o tp_reset.3587159397 |
Directory | /workspace/76.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/77.flash_ctrl_connect.3581750794 |
Short name | T819 |
Test name | |
Test status | |
Simulation time | 23456400 ps |
CPU time | 13.57 seconds |
Started | May 02 02:43:44 PM PDT 24 |
Finished | May 02 02:43:59 PM PDT 24 |
Peak memory | 275292 kb |
Host | smart-225961e4-4fc9-4345-b3ba-66ea886998fc |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3581750794 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 77.flash_ctrl_connect.3581750794 |
Directory | /workspace/77.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/78.flash_ctrl_connect.2949312322 |
Short name | T69 |
Test name | |
Test status | |
Simulation time | 13704500 ps |
CPU time | 13.03 seconds |
Started | May 02 02:43:50 PM PDT 24 |
Finished | May 02 02:44:04 PM PDT 24 |
Peak memory | 274560 kb |
Host | smart-0cb964b2-6490-407f-a62c-c06c6c65aebd |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2949312322 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.flash_ctrl_connect.2949312322 |
Directory | /workspace/78.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/78.flash_ctrl_otp_reset.4063830074 |
Short name | T786 |
Test name | |
Test status | |
Simulation time | 38814700 ps |
CPU time | 110.74 seconds |
Started | May 02 02:43:41 PM PDT 24 |
Finished | May 02 02:45:32 PM PDT 24 |
Peak memory | 259160 kb |
Host | smart-de7a76bc-bee1-456b-9f0e-32b4f4e24f7c |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4063830074 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 78.flash_ctrl_o tp_reset.4063830074 |
Directory | /workspace/78.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/79.flash_ctrl_connect.1229954344 |
Short name | T612 |
Test name | |
Test status | |
Simulation time | 41404000 ps |
CPU time | 13.39 seconds |
Started | May 02 02:43:56 PM PDT 24 |
Finished | May 02 02:44:10 PM PDT 24 |
Peak memory | 274804 kb |
Host | smart-adc9ab0f-5e6a-463a-85bb-6d33fb443dd3 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1229954344 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.flash_ctrl_connect.1229954344 |
Directory | /workspace/79.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/79.flash_ctrl_otp_reset.2544223396 |
Short name | T875 |
Test name | |
Test status | |
Simulation time | 38790500 ps |
CPU time | 134.55 seconds |
Started | May 02 02:43:49 PM PDT 24 |
Finished | May 02 02:46:05 PM PDT 24 |
Peak memory | 259256 kb |
Host | smart-b3dde75c-b273-4eb2-ad9a-6550de2c32d6 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2544223396 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 79.flash_ctrl_o tp_reset.2544223396 |
Directory | /workspace/79.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_alert_test.1153275223 |
Short name | T429 |
Test name | |
Test status | |
Simulation time | 101696600 ps |
CPU time | 13.68 seconds |
Started | May 02 02:38:23 PM PDT 24 |
Finished | May 02 02:38:38 PM PDT 24 |
Peak memory | 257740 kb |
Host | smart-887dad15-d9b4-4f4f-a759-0b167841c43e |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1153275223 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_alert_test.1 153275223 |
Directory | /workspace/8.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_connect.2966575362 |
Short name | T462 |
Test name | |
Test status | |
Simulation time | 15446600 ps |
CPU time | 16.02 seconds |
Started | May 02 02:38:14 PM PDT 24 |
Finished | May 02 02:38:30 PM PDT 24 |
Peak memory | 275336 kb |
Host | smart-082067c8-8fa7-4e90-b887-c67710bbcc2f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2966575362 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_connect.2966575362 |
Directory | /workspace/8.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_error_mp.3355189733 |
Short name | T302 |
Test name | |
Test status | |
Simulation time | 12105486300 ps |
CPU time | 2322.4 seconds |
Started | May 02 02:38:08 PM PDT 24 |
Finished | May 02 03:16:52 PM PDT 24 |
Peak memory | 264552 kb |
Host | smart-5bcb89d1-b111-43e2-b21d-4efcaab1e470 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3355189733 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_err or_mp.3355189733 |
Directory | /workspace/8.flash_ctrl_error_mp/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_error_prog_win.1430887687 |
Short name | T615 |
Test name | |
Test status | |
Simulation time | 805455900 ps |
CPU time | 814.31 seconds |
Started | May 02 02:38:10 PM PDT 24 |
Finished | May 02 02:51:46 PM PDT 24 |
Peak memory | 264528 kb |
Host | smart-82aff123-6a5a-4949-a2d2-2d05a793e0eb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1430887687 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_error_prog_win.1430887687 |
Directory | /workspace/8.flash_ctrl_error_prog_win/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_fetch_code.1491216327 |
Short name | T218 |
Test name | |
Test status | |
Simulation time | 1240706900 ps |
CPU time | 25.21 seconds |
Started | May 02 02:38:09 PM PDT 24 |
Finished | May 02 02:38:35 PM PDT 24 |
Peak memory | 264488 kb |
Host | smart-3f6e10dc-7c9b-45fb-af06-1e028d5fa020 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1491216327 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_fetch_code.1491216327 |
Directory | /workspace/8.flash_ctrl_fetch_code/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_hw_prog_rma_wipe_err.3032204320 |
Short name | T108 |
Test name | |
Test status | |
Simulation time | 10013079400 ps |
CPU time | 126.51 seconds |
Started | May 02 02:38:21 PM PDT 24 |
Finished | May 02 02:40:29 PM PDT 24 |
Peak memory | 361508 kb |
Host | smart-b9a21298-c445-4e25-b21c-4ddfca55a98f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3032204320 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_hw_prog_rma_wipe_err.3032204320 |
Directory | /workspace/8.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_hw_read_seed_err.962892994 |
Short name | T169 |
Test name | |
Test status | |
Simulation time | 15663500 ps |
CPU time | 13.24 seconds |
Started | May 02 02:38:22 PM PDT 24 |
Finished | May 02 02:38:36 PM PDT 24 |
Peak memory | 258692 kb |
Host | smart-0b486b4f-65b7-4184-a6ea-c576e861c261 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=962892994 -assert nopostproc +UVM_TESTNAME =flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/def ault.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_hw_read_seed_err.962892994 |
Directory | /workspace/8.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_hw_rma_reset.98028669 |
Short name | T809 |
Test name | |
Test status | |
Simulation time | 40123832000 ps |
CPU time | 787.92 seconds |
Started | May 02 02:38:13 PM PDT 24 |
Finished | May 02 02:51:21 PM PDT 24 |
Peak memory | 258616 kb |
Host | smart-c32e3c6d-f7db-4747-b066-cd62ace676c4 |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=98028669 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/nul l -cm_name 8.flash_ctrl_hw_rma_reset.98028669 |
Directory | /workspace/8.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_hw_sec_otp.3454944399 |
Short name | T54 |
Test name | |
Test status | |
Simulation time | 10734096200 ps |
CPU time | 93.07 seconds |
Started | May 02 02:38:10 PM PDT 24 |
Finished | May 02 02:39:44 PM PDT 24 |
Peak memory | 262032 kb |
Host | smart-75544040-fc21-4f6c-86a7-2a181e26849b |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3454944399 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_h w_sec_otp.3454944399 |
Directory | /workspace/8.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_intr_rd.2223460702 |
Short name | T803 |
Test name | |
Test status | |
Simulation time | 3605311400 ps |
CPU time | 134.82 seconds |
Started | May 02 02:38:18 PM PDT 24 |
Finished | May 02 02:40:33 PM PDT 24 |
Peak memory | 293464 kb |
Host | smart-5b483e05-4506-45be-a7c0-16fe6c2a3a71 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2223460702 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flas h_ctrl_intr_rd.2223460702 |
Directory | /workspace/8.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_intr_rd_slow_flash.3998131504 |
Short name | T853 |
Test name | |
Test status | |
Simulation time | 16918716300 ps |
CPU time | 200.13 seconds |
Started | May 02 02:38:14 PM PDT 24 |
Finished | May 02 02:41:35 PM PDT 24 |
Peak memory | 293464 kb |
Host | smart-94702d1e-ab7d-488e-8a97-7a746a3c7645 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3998131504 -assert nopostpr oc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/cover age/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_intr_rd_slow_flash.3998131504 |
Directory | /workspace/8.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_invalid_op.488367203 |
Short name | T686 |
Test name | |
Test status | |
Simulation time | 29800235800 ps |
CPU time | 78.45 seconds |
Started | May 02 02:38:09 PM PDT 24 |
Finished | May 02 02:39:29 PM PDT 24 |
Peak memory | 259176 kb |
Host | smart-99414d47-02a9-4ad5-9ae8-cbe9ded91be1 |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=488367203 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_op _vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_invalid_op.488367203 |
Directory | /workspace/8.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_lcmgr_intg.3023248462 |
Short name | T576 |
Test name | |
Test status | |
Simulation time | 48037900 ps |
CPU time | 13.42 seconds |
Started | May 02 02:38:16 PM PDT 24 |
Finished | May 02 02:38:30 PM PDT 24 |
Peak memory | 259952 kb |
Host | smart-de6b74b9-0496-4e8b-a7de-67a3705ac1d4 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3023248462 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 8.flash_ctrl_lcmgr_intg.3023248462 |
Directory | /workspace/8.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_mp_regions.1038840893 |
Short name | T557 |
Test name | |
Test status | |
Simulation time | 33722026700 ps |
CPU time | 266.71 seconds |
Started | May 02 02:38:07 PM PDT 24 |
Finished | May 02 02:42:36 PM PDT 24 |
Peak memory | 273620 kb |
Host | smart-6c26e6fc-17de-48b8-94fc-db855f0162e5 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1038840893 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 8.flash_ctrl_mp_regions.1038840893 |
Directory | /workspace/8.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_otp_reset.613054605 |
Short name | T882 |
Test name | |
Test status | |
Simulation time | 64623200 ps |
CPU time | 136.35 seconds |
Started | May 02 02:38:08 PM PDT 24 |
Finished | May 02 02:40:26 PM PDT 24 |
Peak memory | 263144 kb |
Host | smart-0db8294e-825a-4f67-8db5-a0f60778f2d0 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=613054605 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_otp _reset.613054605 |
Directory | /workspace/8.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_phy_arb.4089289114 |
Short name | T855 |
Test name | |
Test status | |
Simulation time | 5398146000 ps |
CPU time | 359.17 seconds |
Started | May 02 02:38:10 PM PDT 24 |
Finished | May 02 02:44:10 PM PDT 24 |
Peak memory | 261684 kb |
Host | smart-860c803a-1ed4-4816-8dd3-60e01baeb4b9 |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=4089289114 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_phy_arb.4089289114 |
Directory | /workspace/8.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_rand_ops.2822244255 |
Short name | T729 |
Test name | |
Test status | |
Simulation time | 879214200 ps |
CPU time | 595.3 seconds |
Started | May 02 02:38:09 PM PDT 24 |
Finished | May 02 02:48:06 PM PDT 24 |
Peak memory | 281828 kb |
Host | smart-ce0dfd83-7c6f-4ad0-8991-53499a44cfeb |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2822244255 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_rand_ops.2822244255 |
Directory | /workspace/8.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_re_evict.3307553321 |
Short name | T317 |
Test name | |
Test status | |
Simulation time | 70388100 ps |
CPU time | 32.73 seconds |
Started | May 02 02:38:18 PM PDT 24 |
Finished | May 02 02:38:52 PM PDT 24 |
Peak memory | 273060 kb |
Host | smart-0703fbf4-6cb5-47c7-bfde-cc1ec0b5e717 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3307553321 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.fla sh_ctrl_re_evict.3307553321 |
Directory | /workspace/8.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_ro.2518848934 |
Short name | T932 |
Test name | |
Test status | |
Simulation time | 1087156100 ps |
CPU time | 97.09 seconds |
Started | May 02 02:38:10 PM PDT 24 |
Finished | May 02 02:39:48 PM PDT 24 |
Peak memory | 281172 kb |
Host | smart-1ca26ee4-5495-47f0-970d-5b95afdf68cf |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2518848934 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 8.flash_ctrl_ro.2518848934 |
Directory | /workspace/8.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_ro_serr.3101106166 |
Short name | T663 |
Test name | |
Test status | |
Simulation time | 1806953900 ps |
CPU time | 138.43 seconds |
Started | May 02 02:38:19 PM PDT 24 |
Finished | May 02 02:40:38 PM PDT 24 |
Peak memory | 289324 kb |
Host | smart-89591b30-5262-4165-b373-f8f91f4aed6e |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RE LNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3101106166 -assert nopostproc +UVM_ TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.v db -cm_log /dev/null -cm_name 8.flash_ctrl_ro_serr.3101106166 |
Directory | /workspace/8.flash_ctrl_ro_serr/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_rw.4202137529 |
Short name | T520 |
Test name | |
Test status | |
Simulation time | 17283833900 ps |
CPU time | 498.24 seconds |
Started | May 02 02:38:11 PM PDT 24 |
Finished | May 02 02:46:31 PM PDT 24 |
Peak memory | 309044 kb |
Host | smart-6a24f65e-38f9-4e5d-8b9d-90d72160f2f4 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +test_timeout_ns=5_000_000_000 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LO W -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4202137529 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_tes t +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_nam e 8.flash_ctrl_rw.4202137529 |
Directory | /workspace/8.flash_ctrl_rw/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_sec_info_access.1957498460 |
Short name | T361 |
Test name | |
Test status | |
Simulation time | 4483105400 ps |
CPU time | 81.51 seconds |
Started | May 02 02:38:15 PM PDT 24 |
Finished | May 02 02:39:38 PM PDT 24 |
Peak memory | 262956 kb |
Host | smart-b00a396a-e698-4d21-a481-aece8d3a655c |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1957498460 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov= 1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_sec_info_access.1957498460 |
Directory | /workspace/8.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_smoke.448475285 |
Short name | T191 |
Test name | |
Test status | |
Simulation time | 33101100 ps |
CPU time | 72.43 seconds |
Started | May 02 02:38:07 PM PDT 24 |
Finished | May 02 02:39:21 PM PDT 24 |
Peak memory | 275360 kb |
Host | smart-ec27b9f3-90a3-4199-b537-ebba4379b4e2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=448475285 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+c ond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 8.flash_ctrl_smoke.448475285 |
Directory | /workspace/8.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/8.flash_ctrl_wo.3851437348 |
Short name | T863 |
Test name | |
Test status | |
Simulation time | 10541924500 ps |
CPU time | 225.6 seconds |
Started | May 02 02:38:09 PM PDT 24 |
Finished | May 02 02:41:56 PM PDT 24 |
Peak memory | 258748 kb |
Host | smart-4eac1673-b8a2-4fd7-bda5-ea04cc454640 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3851437348 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 8.flash_ctrl_wo.3851437348 |
Directory | /workspace/8.flash_ctrl_wo/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_alert_test.2938999621 |
Short name | T642 |
Test name | |
Test status | |
Simulation time | 50735000 ps |
CPU time | 14.43 seconds |
Started | May 02 02:38:37 PM PDT 24 |
Finished | May 02 02:38:53 PM PDT 24 |
Peak memory | 264496 kb |
Host | smart-15804800-abfc-47ea-ac0e-ee0940df9193 |
User | root |
Command | /workspace/default/simv +run_alert_test +en_scb=0 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspac e/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2938999621 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_comm on_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_alert_test.2 938999621 |
Directory | /workspace/9.flash_ctrl_alert_test/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_connect.4253136494 |
Short name | T830 |
Test name | |
Test status | |
Simulation time | 58415100 ps |
CPU time | 15.77 seconds |
Started | May 02 02:38:42 PM PDT 24 |
Finished | May 02 02:38:59 PM PDT 24 |
Peak memory | 274708 kb |
Host | smart-9b19fd8f-a20d-4b70-b914-599a1f8819d6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=4253136494 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_connect_vseq +en_cov=1 -cm lin e+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_connect.4253136494 |
Directory | /workspace/9.flash_ctrl_connect/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_error_mp.704992095 |
Short name | T765 |
Test name | |
Test status | |
Simulation time | 4099558900 ps |
CPU time | 2261.22 seconds |
Started | May 02 02:38:21 PM PDT 24 |
Finished | May 02 03:16:03 PM PDT 24 |
Peak memory | 263932 kb |
Host | smart-6bb59e10-2ff3-4ee4-91f2-6cbd9cdbbd4a |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=704992095 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctr l_error_mp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_erro r_mp.704992095 |
Directory | /workspace/9.flash_ctrl_error_mp/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_error_prog_win.3706804373 |
Short name | T910 |
Test name | |
Test status | |
Simulation time | 824557700 ps |
CPU time | 800.44 seconds |
Started | May 02 02:38:20 PM PDT 24 |
Finished | May 02 02:51:42 PM PDT 24 |
Peak memory | 264520 kb |
Host | smart-4c6c11b6-cf89-4103-b307-aac825a342a6 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3706804373 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_error_prog_win_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_error_prog_win.3706804373 |
Directory | /workspace/9.flash_ctrl_error_prog_win/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_fetch_code.3386226202 |
Short name | T704 |
Test name | |
Test status | |
Simulation time | 208949100 ps |
CPU time | 22.48 seconds |
Started | May 02 02:38:23 PM PDT 24 |
Finished | May 02 02:38:47 PM PDT 24 |
Peak memory | 264436 kb |
Host | smart-e52b28ef-536b-45c4-be3b-c14cf02fc3ef |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=3386226202 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_fetch_code_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_fetch_code.3386226202 |
Directory | /workspace/9.flash_ctrl_fetch_code/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_hw_prog_rma_wipe_err.3337254969 |
Short name | T635 |
Test name | |
Test status | |
Simulation time | 10018859600 ps |
CPU time | 67.24 seconds |
Started | May 02 02:38:37 PM PDT 24 |
Finished | May 02 02:39:46 PM PDT 24 |
Peak memory | 278740 kb |
Host | smart-5511a0ab-1699-4523-848e-589c7cec8b95 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +flash_program_latency=5 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_en abled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3337254969 -asser t nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_prog_rma_wipe_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert - cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_hw_prog_rma_wipe_err.3337254969 |
Directory | /workspace/9.flash_ctrl_hw_prog_rma_wipe_err/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_hw_read_seed_err.2820031890 |
Short name | T4 |
Test name | |
Test status | |
Simulation time | 16636400 ps |
CPU time | 13.14 seconds |
Started | May 02 02:38:38 PM PDT 24 |
Finished | May 02 02:38:52 PM PDT 24 |
Peak memory | 257892 kb |
Host | smart-d5ad31c5-4689-4eec-be69-43498d5e9889 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2820031890 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_hw_read_seed_err_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/de fault.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_hw_read_seed_err.2820031890 |
Directory | /workspace/9.flash_ctrl_hw_read_seed_err/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_hw_rma_reset.1073150255 |
Short name | T505 |
Test name | |
Test status | |
Simulation time | 80141506000 ps |
CPU time | 933.33 seconds |
Started | May 02 02:38:21 PM PDT 24 |
Finished | May 02 02:53:56 PM PDT 24 |
Peak memory | 262748 kb |
Host | smart-f3abab66-185b-40b5-b31a-3f1911a79b1e |
User | root |
Command | /workspace/default/simv +flash_program_latency=5 +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_L OW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1073150255 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_te st +UVM_TEST_SEQ=flash_ctrl_hw_rma_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/n ull -cm_name 9.flash_ctrl_hw_rma_reset.1073150255 |
Directory | /workspace/9.flash_ctrl_hw_rma_reset/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_hw_sec_otp.3921849554 |
Short name | T884 |
Test name | |
Test status | |
Simulation time | 11648684200 ps |
CPU time | 81.46 seconds |
Started | May 02 02:38:21 PM PDT 24 |
Finished | May 02 02:39:43 PM PDT 24 |
Peak memory | 262116 kb |
Host | smart-f36cbb06-800c-4e52-822f-c01e65a38b30 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3921849554 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_hw_sec_otp_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_h w_sec_otp.3921849554 |
Directory | /workspace/9.flash_ctrl_hw_sec_otp/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_intr_rd.224647103 |
Short name | T75 |
Test name | |
Test status | |
Simulation time | 4013129500 ps |
CPU time | 164.75 seconds |
Started | May 02 02:38:30 PM PDT 24 |
Finished | May 02 02:41:16 PM PDT 24 |
Peak memory | 293660 kb |
Host | smart-f2019bd6-3c9d-4f1b-872e-44e0e11b40e7 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=224647103 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SE Q=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash _ctrl_intr_rd.224647103 |
Directory | /workspace/9.flash_ctrl_intr_rd/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_intr_rd_slow_flash.883058359 |
Short name | T74 |
Test name | |
Test status | |
Simulation time | 8467507600 ps |
CPU time | 186.25 seconds |
Started | May 02 02:38:28 PM PDT 24 |
Finished | May 02 02:41:36 PM PDT 24 |
Peak memory | 292400 kb |
Host | smart-61d38555-777d-4d9f-a49e-7ef11640fd0f |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +flash_read_latency=50 +flash_program_latency=500 +test_timeout_ns=500_000_000 +cdc_instrumentation_enabled=1 +U VM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=883058359 -assert nopostpro c +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_intr_rd_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/covera ge/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_intr_rd_slow_flash.883058359 |
Directory | /workspace/9.flash_ctrl_intr_rd_slow_flash/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_invalid_op.2899827010 |
Short name | T753 |
Test name | |
Test status | |
Simulation time | 6746611100 ps |
CPU time | 70.85 seconds |
Started | May 02 02:38:31 PM PDT 24 |
Finished | May 02 02:39:43 PM PDT 24 |
Peak memory | 259468 kb |
Host | smart-0dca8439-3e16-4399-8829-69f87a5d883a |
User | root |
Command | /workspace/default/simv +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt /repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2899827010 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_invalid_o p_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_invalid_op.2899827010 |
Directory | /workspace/9.flash_ctrl_invalid_op/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_lcmgr_intg.2955160417 |
Short name | T907 |
Test name | |
Test status | |
Simulation time | 17489700 ps |
CPU time | 13.5 seconds |
Started | May 02 02:38:39 PM PDT 24 |
Finished | May 02 02:38:54 PM PDT 24 |
Peak memory | 264596 kb |
Host | smart-f7fefc2a-5f7b-44b7-84ec-8bd1a2bd2c03 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_all=1 +bypass_alert_ready_to_end_check=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2955160417 -assert nopostproc +UVM_TESTNAM E=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_lcmgr_intg_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default. vdb -cm_log /dev/null -cm_name 9.flash_ctrl_lcmgr_intg.2955160417 |
Directory | /workspace/9.flash_ctrl_lcmgr_intg/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_mp_regions.2225843652 |
Short name | T745 |
Test name | |
Test status | |
Simulation time | 23931841800 ps |
CPU time | 216.96 seconds |
Started | May 02 02:38:20 PM PDT 24 |
Finished | May 02 02:41:58 PM PDT 24 |
Peak memory | 273392 kb |
Host | smart-2e87b484-031a-4542-b6e2-c99ea3698654 |
User | root |
Command | /workspace/default/simv +multi_alert=1 +test_timeout_ns=300_000_000_000 +fast_rcvr_recov_err +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERB OSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=2225843652 -assert nopostproc +UVM_TESTNAME=flash_c trl_base_test +UVM_TEST_SEQ=flash_ctrl_mp_regions_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_l og /dev/null -cm_name 9.flash_ctrl_mp_regions.2225843652 |
Directory | /workspace/9.flash_ctrl_mp_regions/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_otp_reset.3810549469 |
Short name | T590 |
Test name | |
Test status | |
Simulation time | 44515100 ps |
CPU time | 129.46 seconds |
Started | May 02 02:38:21 PM PDT 24 |
Finished | May 02 02:40:32 PM PDT 24 |
Peak memory | 259296 kb |
Host | smart-06fa9904-d54f-4a72-877b-116f2d366e20 |
User | root |
Command | /workspace/default/simv +test_timeout_ns=300_000_000_000 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /w orkspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3810549469 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ct rl_otp_reset_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_ot p_reset.3810549469 |
Directory | /workspace/9.flash_ctrl_otp_reset/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_phy_arb.3358173715 |
Short name | T902 |
Test name | |
Test status | |
Simulation time | 711329400 ps |
CPU time | 255.79 seconds |
Started | May 02 02:38:21 PM PDT 24 |
Finished | May 02 02:42:37 PM PDT 24 |
Peak memory | 261024 kb |
Host | smart-fa05f53a-3dd0-4a84-83c6-51e0b46ba80e |
User | root |
Command | /workspace/default/simv +zero_delays=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_ top/hw/dv/tools/sim.tcl +ntb_random_seed=3358173715 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_phy_arb_vseq +e n_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_phy_arb.3358173715 |
Directory | /workspace/9.flash_ctrl_phy_arb/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_rand_ops.2697436577 |
Short name | T436 |
Test name | |
Test status | |
Simulation time | 529611300 ps |
CPU time | 775.25 seconds |
Started | May 02 02:38:21 PM PDT 24 |
Finished | May 02 02:51:17 PM PDT 24 |
Peak memory | 282292 kb |
Host | smart-583cfb52-fd53-4903-9fbe-3b930563daf2 |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=2697436577 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rand_ops_vseq +en_cov=1 -cm li ne+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_rand_ops.2697436577 |
Directory | /workspace/9.flash_ctrl_rand_ops/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_re_evict.1007332761 |
Short name | T533 |
Test name | |
Test status | |
Simulation time | 103172900 ps |
CPU time | 33.76 seconds |
Started | May 02 02:38:38 PM PDT 24 |
Finished | May 02 02:39:13 PM PDT 24 |
Peak memory | 273004 kb |
Host | smart-2893c5f7-b10b-49f3-a54c-b6e9541684ea |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=1 +en_always_read=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue - ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1007332761 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_S EQ=flash_ctrl_re_evict_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.fla sh_ctrl_re_evict.1007332761 |
Directory | /workspace/9.flash_ctrl_re_evict/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_ro.1189505339 |
Short name | T498 |
Test name | |
Test status | |
Simulation time | 576296900 ps |
CPU time | 100.75 seconds |
Started | May 02 02:38:32 PM PDT 24 |
Finished | May 02 02:40:14 PM PDT 24 |
Peak memory | 281108 kb |
Host | smart-22ad5e15-30d5-404c-b894-12c7f91cc8d8 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_ VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=1189505339 -assert nopostproc +UVM_TESTNAME=fla sh_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log / dev/null -cm_name 9.flash_ctrl_ro.1189505339 |
Directory | /workspace/9.flash_ctrl_ro/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_ro_derr.1353631835 |
Short name | T899 |
Test name | |
Test status | |
Simulation time | 1311994400 ps |
CPU time | 124.56 seconds |
Started | May 02 02:38:29 PM PDT 24 |
Finished | May 02 02:40:35 PM PDT 24 |
Peak memory | 281136 kb |
Host | smart-e166d9fb-4a5e-417f-97dc-16ccfbd66a94 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=3 +derr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +bypass_alert_ready_to_end_check=1 +cdc_i nstrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed= 1353631835 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -c m_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_ro_derr.1353631835 |
Directory | /workspace/9.flash_ctrl_ro_derr/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_ro_serr.4197564763 |
Short name | T894 |
Test name | |
Test status | |
Simulation time | 1449264400 ps |
CPU time | 136.49 seconds |
Started | May 02 02:38:29 PM PDT 24 |
Finished | May 02 02:40:46 PM PDT 24 |
Peak memory | 289340 kb |
Host | smart-8e3dab6b-0f46-4d38-a913-a07a00b66716 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +ecc_mode=2 +serr_pct=3 +otf_num_rw=100 +otf_num_hr=1000 +otf_wr_pct=0 +cdc_instrumentation_enabled=1 +UVM_NO_RE LNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=4197564763 -assert nopostproc +UVM_ TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.v db -cm_log /dev/null -cm_name 9.flash_ctrl_ro_serr.4197564763 |
Directory | /workspace/9.flash_ctrl_ro_serr/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_sec_info_access.498308936 |
Short name | T709 |
Test name | |
Test status | |
Simulation time | 9090889300 ps |
CPU time | 74.91 seconds |
Started | May 02 02:38:36 PM PDT 24 |
Finished | May 02 02:39:52 PM PDT 24 |
Peak memory | 261868 kb |
Host | smart-adafd9db-473c-46fc-a23b-4396815e0e3a |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=498308936 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_info_part_access_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_sec_info_access.498308936 |
Directory | /workspace/9.flash_ctrl_sec_info_access/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_smoke.1558292702 |
Short name | T587 |
Test name | |
Test status | |
Simulation time | 44990400 ps |
CPU time | 190.85 seconds |
Started | May 02 02:38:21 PM PDT 24 |
Finished | May 02 02:41:33 PM PDT 24 |
Peak memory | 276452 kb |
Host | smart-90c7cd7c-2ea9-4da1-aa7a-2f1913b0202f |
User | root |
Command | /workspace/default/simv +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VERBOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools /sim.tcl +ntb_random_seed=1558292702 -assert nopostproc +UVM_TESTNAME=flash_ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_smoke_vseq +en_cov=1 -cm line+ cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev/null -cm_name 9.flash_ctrl_smoke.1558292702 |
Directory | /workspace/9.flash_ctrl_smoke/latest |
Test location | /workspace/coverage/default/9.flash_ctrl_wo.3212058826 |
Short name | T741 |
Test name | |
Test status | |
Simulation time | 2451665500 ps |
CPU time | 209.31 seconds |
Started | May 02 02:38:29 PM PDT 24 |
Finished | May 02 02:41:59 PM PDT 24 |
Peak memory | 259008 kb |
Host | smart-892e1bef-2a5f-486f-a18a-ed4dfe0d1d24 |
User | root |
Command | /workspace/default/simv +scb_otf_en=1 +otf_num_rw=100 +otf_num_hr=0 +otf_rd_pct=0 +ecc_mode=1 +cdc_instrumentation_enabled=1 +UVM_NO_RELNOTES +UVM_VER BOSITY=UVM_LOW -licqueue -ucli -do /workspace/mnt/repo_top/hw/dv/tools/sim.tcl +ntb_random_seed=3212058826 -assert nopostproc +UVM_TESTNAME=flash_ ctrl_base_test +UVM_TEST_SEQ=flash_ctrl_rw_vseq +en_cov=1 -cm line+cond+fsm+tgl+branch+assert -cm_dir /workspace/coverage/default.vdb -cm_log /dev /null -cm_name 9.flash_ctrl_wo.3212058826 |
Directory | /workspace/9.flash_ctrl_wo/latest |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |