Line Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 19 | 79.17 |
Logical | 24 | 19 | 79.17 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T87,T91,T92 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T11,T16,T28 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T87,T91,T92 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T96,T97,T98 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tl_adapter_eflash.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
4570577 |
0 |
0 |
T2 |
7624 |
7 |
0 |
0 |
T3 |
18409 |
146 |
0 |
0 |
T4 |
121217 |
16770 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T11 |
0 |
131072 |
0 |
0 |
T12 |
2562 |
4 |
0 |
0 |
T16 |
0 |
89 |
0 |
0 |
T17 |
0 |
41474 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T59 |
0 |
28 |
0 |
0 |
T71 |
0 |
8 |
0 |
0 |
T78 |
0 |
70 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
4570577 |
0 |
0 |
T2 |
7624 |
7 |
0 |
0 |
T3 |
18409 |
146 |
0 |
0 |
T4 |
121217 |
16770 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T11 |
0 |
131072 |
0 |
0 |
T12 |
2562 |
4 |
0 |
0 |
T16 |
0 |
89 |
0 |
0 |
T17 |
0 |
41474 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T59 |
0 |
28 |
0 |
0 |
T71 |
0 |
8 |
0 |
0 |
T78 |
0 |
70 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_bank_sequence_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
30343844 |
0 |
0 |
T2 |
7624 |
28 |
0 |
0 |
T3 |
18409 |
225 |
0 |
0 |
T4 |
121217 |
33570 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T11 |
0 |
196608 |
0 |
0 |
T12 |
2562 |
10 |
0 |
0 |
T16 |
0 |
136 |
0 |
0 |
T17 |
0 |
113841 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T59 |
0 |
82 |
0 |
0 |
T71 |
0 |
26 |
0 |
0 |
T78 |
0 |
160 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
30343844 |
0 |
0 |
T2 |
7624 |
28 |
0 |
0 |
T3 |
18409 |
225 |
0 |
0 |
T4 |
121217 |
33570 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T11 |
0 |
196608 |
0 |
0 |
T12 |
2562 |
10 |
0 |
0 |
T16 |
0 |
136 |
0 |
0 |
T17 |
0 |
113841 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T59 |
0 |
82 |
0 |
0 |
T71 |
0 |
26 |
0 |
0 |
T78 |
0 |
160 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T25,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T25,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T25 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
70016169 |
0 |
0 |
T1 |
144150 |
800 |
0 |
0 |
T2 |
7624 |
3279 |
0 |
0 |
T3 |
18409 |
2412 |
0 |
0 |
T4 |
121217 |
13544 |
0 |
0 |
T5 |
745 |
38 |
0 |
0 |
T6 |
1838 |
32 |
0 |
0 |
T23 |
1527 |
32 |
0 |
0 |
T24 |
1223 |
32 |
0 |
0 |
T25 |
405798 |
182746 |
0 |
0 |
T26 |
826 |
32 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
70016169 |
0 |
0 |
T1 |
144150 |
800 |
0 |
0 |
T2 |
7624 |
3279 |
0 |
0 |
T3 |
18409 |
2412 |
0 |
0 |
T4 |
121217 |
13544 |
0 |
0 |
T5 |
745 |
38 |
0 |
0 |
T6 |
1838 |
32 |
0 |
0 |
T23 |
1527 |
32 |
0 |
0 |
T24 |
1223 |
32 |
0 |
0 |
T25 |
405798 |
182746 |
0 |
0 |
T26 |
826 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T9,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T12,T9,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T12,T9,T59 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
74676061 |
0 |
0 |
T3 |
18409 |
72 |
0 |
0 |
T4 |
121217 |
12748 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T9 |
208249 |
25654 |
0 |
0 |
T10 |
0 |
786944 |
0 |
0 |
T11 |
0 |
385305 |
0 |
0 |
T12 |
2562 |
257 |
0 |
0 |
T16 |
0 |
2374 |
0 |
0 |
T17 |
0 |
176679 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T59 |
0 |
9625 |
0 |
0 |
T71 |
0 |
3744 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
74676061 |
0 |
0 |
T3 |
18409 |
72 |
0 |
0 |
T4 |
121217 |
12748 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T9 |
208249 |
25654 |
0 |
0 |
T10 |
0 |
786944 |
0 |
0 |
T11 |
0 |
385305 |
0 |
0 |
T12 |
2562 |
257 |
0 |
0 |
T16 |
0 |
2374 |
0 |
0 |
T17 |
0 |
176679 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T59 |
0 |
9625 |
0 |
0 |
T71 |
0 |
3744 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 20 | 83.33 |
Logical | 24 | 20 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T93,T94 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T93,T94 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T17 |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
1812973 |
0 |
0 |
T2 |
7624 |
7 |
0 |
0 |
T3 |
18409 |
67 |
0 |
0 |
T4 |
121217 |
9405 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T12 |
2562 |
0 |
0 |
0 |
T17 |
0 |
36752 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T27 |
0 |
61 |
0 |
0 |
T28 |
0 |
50 |
0 |
0 |
T39 |
0 |
133 |
0 |
0 |
T43 |
0 |
80 |
0 |
0 |
T78 |
0 |
50 |
0 |
0 |
T95 |
0 |
40578 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
1812973 |
0 |
0 |
T2 |
7624 |
7 |
0 |
0 |
T3 |
18409 |
67 |
0 |
0 |
T4 |
121217 |
9405 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T12 |
2562 |
0 |
0 |
0 |
T17 |
0 |
36752 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T27 |
0 |
61 |
0 |
0 |
T28 |
0 |
50 |
0 |
0 |
T39 |
0 |
133 |
0 |
0 |
T43 |
0 |
80 |
0 |
0 |
T78 |
0 |
50 |
0 |
0 |
T95 |
0 |
40578 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T78,T39 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
49827235 |
0 |
0 |
T1 |
144150 |
2368 |
0 |
0 |
T2 |
7624 |
905 |
0 |
0 |
T3 |
18409 |
478 |
0 |
0 |
T4 |
121217 |
37087 |
0 |
0 |
T5 |
745 |
157 |
0 |
0 |
T6 |
1838 |
128 |
0 |
0 |
T23 |
1527 |
128 |
0 |
0 |
T24 |
1223 |
128 |
0 |
0 |
T25 |
405798 |
45812 |
0 |
0 |
T26 |
826 |
128 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
49827235 |
0 |
0 |
T1 |
144150 |
2368 |
0 |
0 |
T2 |
7624 |
905 |
0 |
0 |
T3 |
18409 |
478 |
0 |
0 |
T4 |
121217 |
37087 |
0 |
0 |
T5 |
745 |
157 |
0 |
0 |
T6 |
1838 |
128 |
0 |
0 |
T23 |
1527 |
128 |
0 |
0 |
T24 |
1223 |
128 |
0 |
0 |
T25 |
405798 |
45812 |
0 |
0 |
T26 |
826 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T23 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
13059619 |
0 |
0 |
T1 |
144150 |
800 |
0 |
0 |
T2 |
7624 |
366 |
0 |
0 |
T3 |
18409 |
237 |
0 |
0 |
T4 |
121217 |
16459 |
0 |
0 |
T5 |
745 |
76 |
0 |
0 |
T6 |
1838 |
64 |
0 |
0 |
T23 |
1527 |
64 |
0 |
0 |
T24 |
1223 |
64 |
0 |
0 |
T25 |
405798 |
21368 |
0 |
0 |
T26 |
826 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
13059619 |
0 |
0 |
T1 |
144150 |
800 |
0 |
0 |
T2 |
7624 |
366 |
0 |
0 |
T3 |
18409 |
237 |
0 |
0 |
T4 |
121217 |
16459 |
0 |
0 |
T5 |
745 |
76 |
0 |
0 |
T6 |
1838 |
64 |
0 |
0 |
T23 |
1527 |
64 |
0 |
0 |
T24 |
1223 |
64 |
0 |
0 |
T25 |
405798 |
21368 |
0 |
0 |
T26 |
826 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T23 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T23 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T2,T3,T23 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T23 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T23 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T23 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T23 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
12165270 |
0 |
0 |
T2 |
7624 |
366 |
0 |
0 |
T3 |
18409 |
181 |
0 |
0 |
T4 |
121217 |
5598 |
0 |
0 |
T5 |
745 |
76 |
0 |
0 |
T6 |
1838 |
64 |
0 |
0 |
T12 |
2562 |
128 |
0 |
0 |
T23 |
1527 |
64 |
0 |
0 |
T24 |
1223 |
64 |
0 |
0 |
T25 |
405798 |
21368 |
0 |
0 |
T26 |
826 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
12165270 |
0 |
0 |
T2 |
7624 |
366 |
0 |
0 |
T3 |
18409 |
181 |
0 |
0 |
T4 |
121217 |
5598 |
0 |
0 |
T5 |
745 |
76 |
0 |
0 |
T6 |
1838 |
64 |
0 |
0 |
T12 |
2562 |
128 |
0 |
0 |
T23 |
1527 |
64 |
0 |
0 |
T24 |
1223 |
64 |
0 |
0 |
T25 |
405798 |
21368 |
0 |
0 |
T26 |
826 |
64 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T4,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T17 |
1 | 0 | Covered | T3,T4,T12 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
2223001 |
0 |
0 |
T3 |
18409 |
95 |
0 |
0 |
T4 |
121217 |
9245 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T9 |
208249 |
0 |
0 |
0 |
T11 |
0 |
131072 |
0 |
0 |
T12 |
2562 |
4 |
0 |
0 |
T16 |
0 |
89 |
0 |
0 |
T17 |
0 |
27134 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T39 |
0 |
52 |
0 |
0 |
T59 |
0 |
28 |
0 |
0 |
T71 |
0 |
8 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
2223001 |
0 |
0 |
T3 |
18409 |
95 |
0 |
0 |
T4 |
121217 |
9245 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T9 |
208249 |
0 |
0 |
0 |
T11 |
0 |
131072 |
0 |
0 |
T12 |
2562 |
4 |
0 |
0 |
T16 |
0 |
89 |
0 |
0 |
T17 |
0 |
27134 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T39 |
0 |
52 |
0 |
0 |
T59 |
0 |
28 |
0 |
0 |
T71 |
0 |
8 |
0 |
0 |
T78 |
0 |
20 |
0 |
0 |