Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T95,T84 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
48027057 |
0 |
0 |
T3 |
18409 |
172 |
0 |
0 |
T4 |
121217 |
32839 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T9 |
208249 |
1560 |
0 |
0 |
T10 |
0 |
524288 |
0 |
0 |
T11 |
0 |
403200 |
0 |
0 |
T12 |
2562 |
164 |
0 |
0 |
T16 |
0 |
284 |
0 |
0 |
T17 |
0 |
78610 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T59 |
0 |
391 |
0 |
0 |
T71 |
0 |
571 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
48027057 |
0 |
0 |
T3 |
18409 |
172 |
0 |
0 |
T4 |
121217 |
32839 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T9 |
208249 |
1560 |
0 |
0 |
T10 |
0 |
524288 |
0 |
0 |
T11 |
0 |
403200 |
0 |
0 |
T12 |
2562 |
164 |
0 |
0 |
T16 |
0 |
284 |
0 |
0 |
T17 |
0 |
78610 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T59 |
0 |
391 |
0 |
0 |
T71 |
0 |
571 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
12170302 |
0 |
0 |
T3 |
18409 |
112 |
0 |
0 |
T4 |
121217 |
15473 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T9 |
208249 |
520 |
0 |
0 |
T10 |
0 |
262144 |
0 |
0 |
T11 |
0 |
134400 |
0 |
0 |
T12 |
2562 |
69 |
0 |
0 |
T16 |
0 |
100 |
0 |
0 |
T17 |
0 |
23170 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T59 |
0 |
158 |
0 |
0 |
T71 |
0 |
225 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
12170302 |
0 |
0 |
T3 |
18409 |
112 |
0 |
0 |
T4 |
121217 |
15473 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T9 |
208249 |
520 |
0 |
0 |
T10 |
0 |
262144 |
0 |
0 |
T11 |
0 |
134400 |
0 |
0 |
T12 |
2562 |
69 |
0 |
0 |
T16 |
0 |
100 |
0 |
0 |
T17 |
0 |
23170 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T59 |
0 |
158 |
0 |
0 |
T71 |
0 |
225 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T4,T12,T9 |
1 | 0 | 1 | Covered | T4,T12,T59 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
10722266 |
0 |
0 |
T3 |
18409 |
72 |
0 |
0 |
T4 |
121217 |
5102 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T9 |
208249 |
0 |
0 |
0 |
T10 |
0 |
262144 |
0 |
0 |
T12 |
2562 |
56 |
0 |
0 |
T17 |
0 |
133 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T29 |
0 |
262144 |
0 |
0 |
T59 |
0 |
158 |
0 |
0 |
T70 |
0 |
262144 |
0 |
0 |
T71 |
0 |
225 |
0 |
0 |
T95 |
0 |
62260 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
344641816 |
0 |
0 |
T1 |
144150 |
144052 |
0 |
0 |
T2 |
7624 |
7508 |
0 |
0 |
T3 |
18409 |
18290 |
0 |
0 |
T4 |
121217 |
121070 |
0 |
0 |
T5 |
745 |
683 |
0 |
0 |
T6 |
1838 |
1777 |
0 |
0 |
T23 |
1527 |
1471 |
0 |
0 |
T24 |
1223 |
1148 |
0 |
0 |
T25 |
405798 |
387078 |
0 |
0 |
T26 |
826 |
751 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
345337277 |
10722266 |
0 |
0 |
T3 |
18409 |
72 |
0 |
0 |
T4 |
121217 |
5102 |
0 |
0 |
T5 |
745 |
0 |
0 |
0 |
T6 |
1838 |
0 |
0 |
0 |
T9 |
208249 |
0 |
0 |
0 |
T10 |
0 |
262144 |
0 |
0 |
T12 |
2562 |
56 |
0 |
0 |
T17 |
0 |
133 |
0 |
0 |
T23 |
1527 |
0 |
0 |
0 |
T24 |
1223 |
0 |
0 |
0 |
T25 |
405798 |
0 |
0 |
0 |
T26 |
826 |
0 |
0 |
0 |
T29 |
0 |
262144 |
0 |
0 |
T59 |
0 |
158 |
0 |
0 |
T70 |
0 |
262144 |
0 |
0 |
T71 |
0 |
225 |
0 |
0 |
T95 |
0 |
62260 |
0 |
0 |