Design Module List
dashboard | hierarchy | modlist | groups | tests | asserts
Total Module Definition Coverage Summary 
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.48 99.04 98.70 100.00 100.00 99.68


Total modules in report: 25
NAME   SCORE   LINE   COND   TOGGLE   FSM   BRANCH   ASSERT   
gpio_csr_assert_fpv 85.71 85.71
  tlul_rsp_intg_gen 91.67 83.33 100.00
  prim_subreg_arb 94.44 83.33 100.00 100.00
tlul_adapter_reg 98.91 100.00 95.65 100.00 100.00
gpio_reg_top 99.75 100.00 99.01 100.00 100.00
prim_filter_ctr 100.00 100.00 100.00 100.00
gpio 100.00 100.00 100.00 100.00 100.00 100.00
tlul_data_integ_dec 100.00 100.00
tlul_cmd_intg_chk 100.00 100.00 100.00
prim_alert_sender 100.00 100.00
tlul_assert 100.00 100.00 100.00 100.00
prim_onehot_check 100.00 100.00
prim_subreg 100.00 100.00 100.00 100.00
prim_secded_inv_39_32_dec 100.00 100.00
prim_generic_buf 100.00 100.00
prim_intr_hw 100.00 100.00 100.00 100.00
prim_subreg_ext 100.00 100.00
prim_secded_inv_39_32_enc 100.00 100.00
tlul_err 100.00 100.00 100.00 100.00 100.00
prim_secded_inv_64_57_enc 100.00 100.00
prim_secded_inv_64_57_dec 100.00 100.00
tlul_data_integ_enc
prim_reg_we_check
prim_buf
tb