Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : hmac_csr_assert_fpv
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_fpv_hmac_csr_assert_0/hmac_csr_assert_fpv.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.hmac_csr_assert 100.00 100.00



Module Instance : tb.dut.hmac_csr_assert

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.06 100.00 95.31 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : hmac_csr_assert_fpv
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
TlulOOBAddrErr_A 1451174477 37582609 0 0
intr_enable_rd_A 1451174477 14174 0 0


TlulOOBAddrErr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1451174477 37582609 0 0
T13 2881 445 0 0
T14 1162 1 0 0
T15 922 0 0 0
T16 1198 0 0 0
T17 1789 0 0 0
T18 15274 11 0 0
T19 1486 0 0 0
T20 7096 0 0 0
T21 4561 2 0 0
T22 0 383 0 0
T23 1903 0 0 0
T25 0 6 0 0
T26 0 4 0 0
T27 0 20333 0 0
T63 0 2 0 0
T70 0 6 0 0

intr_enable_rd_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1451174477 14174 0 0
T19 1486 42 0 0
T20 7096 0 0 0
T21 4561 0 0 0
T22 3241 0 0 0
T23 1903 0 0 0
T24 0 6 0 0
T47 1068 12 0 0
T48 1499 9 0 0
T64 5418 0 0 0
T71 5947 12 0 0
T72 1505 9 0 0
T73 0 12 0 0
T74 0 35 0 0
T75 0 4 0 0
T76 0 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%