Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : hmac_csr_assert_fpv
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_fpv_hmac_csr_assert_0/hmac_csr_assert_fpv.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.hmac_csr_assert 100.00 100.00



Module Instance : tb.dut.hmac_csr_assert

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.06 100.00 95.31 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : hmac_csr_assert_fpv
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
TlulOOBAddrErr_A 1461802882 35456282 0 0
intr_enable_rd_A 1461802882 10543 0 0


TlulOOBAddrErr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1461802882 35456282 0 0
T13 19028 785 0 0
T14 9996 5 0 0
T15 1233 0 0 0
T16 1068 0 0 0
T17 4989 2 0 0
T18 1254 0 0 0
T19 1485 0 0 0
T20 1388 0 0 0
T21 1121 0 0 0
T22 0 750 0 0
T23 2412 0 0 0
T24 0 3 0 0
T25 0 18 0 0
T26 0 676 0 0
T27 0 324 0 0
T60 0 4 0 0
T61 0 7 0 0

intr_enable_rd_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1461802882 10543 0 0
T13 19028 7 0 0
T14 9996 0 0 0
T15 1233 0 0 0
T16 1068 0 0 0
T17 4989 0 0 0
T18 1254 0 0 0
T19 1485 0 0 0
T20 1388 0 0 0
T21 1121 0 0 0
T23 2412 4 0 0
T24 0 2 0 0
T30 0 233 0 0
T62 0 23 0 0
T63 0 16 0 0
T64 0 31 0 0
T65 0 11 0 0
T66 0 26 0 0
T67 0 20 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%